• 제목/요약/키워드: overlap capacitance

검색결과 17건 처리시간 0.03초

드레인 전압 종속 게이트-벌크 MOSFET 캐패시턴스 추출 데이터를 사용한 측면 채널 도핑 분포 측정 (Lateral Channel Doping Profile Measurements Using Extraction Data of Drain Voltage-Dependent Gate-Bulk MOSFET Capacitance)

  • 최민권;김주영;이성현
    • 대한전자공학회논문지SD
    • /
    • 제48권10호
    • /
    • pp.62-66
    • /
    • 2011
  • 본 연구에서는 측정된 S-파라미터를 사용하여 드레인-소스 전압 Vds에 무관한 게이트-소스 overlap 캐패시턴스를 추출하고, 이를 바탕으로 deep-submicron MOSFET의 Vds 종속 게이트-벌크 캐패시턴스 곡선을 추출하는 RF 방법이 새롭게 개발 되었다. 추출된 캐패시턴스 값들을 사용한 등가회로 모델과 측정된 데이터가 잘 일치하는 것을 관찰함으로써 추출방법의 정확도가 검증되었다. 추출된 데이터로부터 overlap과 depletion 길이의 Vds 종속 곡선이 얻어졌으며, 이를 통해 drain 영역의 채널 도핑 분포를 실험적으로 측정하였다.

Accuracy Analysis of Extraction Methods for Effective Channel Length in Deep-Submicron MOSFETs

  • Kim, Ju-Young;Choi, Min-Kwon;Lee, Seong-Hearn
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제11권2호
    • /
    • pp.130-133
    • /
    • 2011
  • A comparative study of two capacitance methods to measure the effective channel length in deep-submicron MOSFETs has been made in detail. Since the reduction of the overlap capacitance in the accumulation region is smaller than the addition of the inner fringe capacitance at zero gate voltage, the capacitance method removing the parasitic capacitance in the accumulation region extracts a more accurate effective channel length than the method removing that at zero gate voltage.

Multi-point Flexible Touch Sensor Based on Capacitor Structure Using Thin Copper-Plated Polyimide Film for Textile Applications

  • Lee, Junheon;Kim, Taekyeong
    • 한국염색가공학회지
    • /
    • 제31권2호
    • /
    • pp.65-76
    • /
    • 2019
  • A multi-point touch input sensor having different sizes or different capacitance touch points connected by only one pair of signal transmission lines was fabricated using a polyimide film coated with a thin copper plate. The capacitance increases with the decrease in the number of sheets of fabric spacers placed between the two sheets of the polyimide film. Therefore, the touch input sensor could be manufactured without fabric spacers, which was possible by the action of the polyimide film as a dielectric material in the capacitor. On the multi-point touch sensor, higher capacitance was obtained when pressing wider-area touch points with 10mm to 25mm diameter on average. However, the capacitance of a system comprising two sheets of touch sensors was considerably low, causing a serious overlap of the capacitance values according to the data collected from the reliability test. Although the capacitance values could be increased by stacking several sheets of touch sensors, the overlap of data was still observed. After reducing the size of all touch points to 10mm and stacking up to eight sheets of sensors, reliable and consistent capacitance data was obtained. Five different capacitance signals could be induced in the sensors by pushing touch points simultaneously.

RF MOSFET의 바이어스 종속 게이트-드레인 오버렙 캐패시턴스의 새로운 SPICE 모델링 (New SPICE Modeling for Bias-Dependent Gate-Drain Overlap Capacitance in RF MOSFETs)

  • 이상준;이성현
    • 전자공학회논문지
    • /
    • 제52권4호
    • /
    • pp.49-55
    • /
    • 2015
  • 기존의 BSIM4 모델과 다이오드를 사용한 BSIM4 Macro 모델의 바이어스 종속 게이트-드레인 오버렙 캐패시턴스 $C_{gdo}$ 시뮬레이션의 부정확성에 대하여 자세히 분석하였다. 이러한 Macro 모델은 기존의 BSIM4 모델보다 더 정확하지만 선형영역에서 사용될 수 없음을 발견하였다. 기존 모델들의 부정확성을 제거하기 위해서 물리적인 바이어스 종속 $C_{gdo}$ 모델 방정식을 사용한 새로운 BSIM4 Macro 모델을 제안하였고 전체 바이어스 영역에서 유효함을 입증하였다.

오실로메트릭 혈압 측정에서 커패시턴스 센서와 적응필터를 이용한 새로운 잡음제거방법에 관한 연구 (A New Method for Artifact Reduction Based on Capacitive Sensor and Adaptive Filter in Oscillometric Blood Pressure Measurement)

  • 최현석;박호동;이경중
    • 대한의용생체공학회:의공학회지
    • /
    • 제29권3호
    • /
    • pp.239-248
    • /
    • 2008
  • In this study, a new method using a capacitive sensor and an adaptive filter was proposed to deal with artifacts contaminating an oscillation signal in oscilometric blood pressure measurement. The proposed method makes use of a variation of the capacitance between an electrode fixed to a cuff and an external object to detect artifacts caused by the external object bumping into the cuff. The proposed method utilizes the adaptive filter based on linear prediction to remove the detected artifacts. The conventional method using linear interpolation and the proposed method using the adaptive filter were applied to three types of the artifact-contaminated oscillation signals(no overlap, non-consecutive overlap, and consecutive overlap between artifacts and oscillations) to compare them in terms of the artifact reduction performance. The proposed method was more robust than the conventional method in the case of consecutive overlap between artifacts and oscillations. The proposed method could be useful for measuring blood pressure in such a noisy environment that the subject is being transported.

Gate 전하를 감소시키기 위해 Separate Gate Technique을 이용한 Trench Power MOSFET (Trench Power MOSFET using Separate Gate Technique for Reducing Gate Charge)

  • 조두형;김광수
    • 전기전자학회논문지
    • /
    • 제16권4호
    • /
    • pp.283-289
    • /
    • 2012
  • 이 논문에서 Trench Power MOSFET의 스위칭 성능을 향상시키기 위한 Separate Gate Technique(SGT)을 제안하였다. Trench Power MOSFET의 스위칭 성능을 개선시키기 위해서는 낮은 gate-to-drain 전하 (Miller 전하)가 요구된다. 이를 위하여 제안된 separate gate technique은 얇은(~500A)의 poly-si을 deposition하여 sidewall을 형성함으로서, 기존의 Trench MOSFET에 비해 얇은 gate를 형성하였다. 이 효과로 gate와 drain에 overlap 되는 면적을 줄일 수 있어 gate bottom에 쌓이는 Qgd를 감소시키는 효과를 얻었고, 이에 따른 전기적인 특성을 Silvaco T-CAD silmulation tool을 이용하여 일반적인 Trench MOSFET과 성능을 비교하였다. 그 결과 Ciss(input capacitance : Cgs+Cgd), Coss(output capacitance : Cgd+Cds) 및 Crss(reverse recovery capacitance : Cgd) 모두 개선되었으며, 각각 14.3%, 23%, 30%의 capacitance 감소 효과를 확인하였다. 또한 inverter circuit을 구성하여, Qgd와 capacitance 감소로 인한 24%의 reverse recovery time의 성능향상을 확인하였다. 또한 제안된 소자는 기존 소자와 비교하여 어떠한 전기적 특성저하 없이 공정이 가능하다.

BSIM3v3 RF Macro Model의 파라미터 추출 (Parameter Extraction for BSIM3v3 RF Macro Model)

  • 최문성;이용택;김종혁;이성현
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2005년도 추계종합학술대회
    • /
    • pp.671-674
    • /
    • 2005
  • The series parasitic resistances ($R_s$, $R_g$, $R_d$, $R_{sub}$) of BSIM3v3 RF MOSFET macro model were directly extracted from measured S-parameters in the GHz region by using simple 2-port parameter equations. Also, overlap capacitance and junction capacitance parameters were extracted by tuning $S_{11}$, $S_{12}$, and $S_{22}$ respectively while DC-parameters and all parasitic resistances are fixed at previously extracted values. These data are verified to be accurate by observing good correspondence between modeled and measured S-parameters up to 10GHz.

  • PDF

Downscaling of self-aligned inkjet printed polymer thin film transistors

  • Noh, Yong-Young;Sirringhaus, Henning
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2008년도 International Meeting on Information Display
    • /
    • pp.1564-1567
    • /
    • 2008
  • We demonstrate here a self-aligned printing approach that allows downscaling of printed organic thin-film transistors to channel lengths of 100 - 400 nm. A perfected down-scaled polymer transistors (L= 200 nm) showing high transition frequency over 1.5 Mhz were realized with thin polymer dielectrics, controlling contact resistance, and minimizing overlap capacitance via self-aligned gate configuration.

  • PDF

Fabrication of Charge-pump Active-matrix OLED Display Panel with 64 ${\times}$ 64 Pixels

  • Na, Se-Hwan;Shim, Jae-Hoon;Kwak, Mi-Young;Seo, Jong-Wook
    • Journal of Information Display
    • /
    • 제7권1호
    • /
    • pp.35-40
    • /
    • 2006
  • Organic light-emitting diode (OLED) display panel using the charge-pump (CP) pixel addressing scheme was fabricated, and the results show that it is applicable for information display. A CP-OLED panel with 64 ${\times}$ 64 pixels consisting of thin-film capacitors and amorphous silicon Schottky diodes was fabricated using conventional thin-film processes. The pixel drive circuit passes electrical current into the OLED cell during most of the frame period as in the thin-film transistor (TFT)-based active-matrix (AM) OLED displays. In this study, the panel was operated at a voltage level of below 4 V, and this operation voltage can be reduced by eliminating the overlap capacitance between the column bus line and the common electrode.

불순물 농도에 따른 산화막 성장률의 차이를 이용한 자기 정렬된 금속게이트 MOSFET 구조 (A Self-Aligned Metal Gate MOSFET Structure Utilizing The Oxidation Rate Variation on The Impurity Concentration)

  • 고요환;최진호;김충기
    • 대한전기학회논문지
    • /
    • 제36권7호
    • /
    • pp.462-469
    • /
    • 1987
  • A metal gate MOSFET with source/drain regions self-aligned to gate region is proposed. The proposed MOS transistor is fabricated by utilizing the higher oxidation rate of source/drain regions with high doping concentration when compared with channel region with moderate doping. The thick oxide on the source/drain regions reduces the gate and drain(source) overlap capacitance down to that of a self-aligned polysilicon gate device while allowing the use of a metal gate with much lower resistivity than the more commonly used polycrystalline silicon. A ring oscillator composed of 15 inverter stages has been computer simulated using SPICE. The results of the simulation show good agreement with experimental measurement confirming the fast switching speed of propesed MOSFET.

  • PDF