• Title/Summary/Keyword: low-dropout

Search Result 60, Processing Time 0.018 seconds

High PSRR Low-Dropout(LDO) Regulator (높은 PSRR을 갖는 Low-Dropout(LDO) 레귤레이터)

  • Kim, In-Hye;Roh, Jeong-Jin
    • Journal of IKEEE
    • /
    • v.20 no.3
    • /
    • pp.318-321
    • /
    • 2016
  • As IoT industry are growing fast, The importance of power management system is also being magnified. CMOS High power-supply rejection ratio(PSRR) Low-dropout(LDO) regulator is achieved by the proposed ripple Subtractor, Feed-forward capacitor and OTA in this paper. The LDO is implemented in $0.18-{\mu}m$ CMOS technology. With the proposed structures, in the maximum loading of 40mA, Simulation result achieves PSRR of -73.4dB at 500kHz and PSRR better than -40dB when frequency is below 10MHz with $6.8-{\mu}F$ output capacitor.

A Capacitor-less Low Dropout Regulator for Enhanced Power Supply Rejection

  • Yun, Seong Jin;Kim, Jeong Seok;Jeong, Taikyeong Ted.;Kim, Yong Sin
    • IEIE Transactions on Smart Processing and Computing
    • /
    • v.4 no.3
    • /
    • pp.152-157
    • /
    • 2015
  • Various power supply noise sources in a system integrated circuit degrade the performance of a low dropout (LDO) regulator. In this paper, a capacitor-less low dropout regulator for enhanced power supply rejection is proposed to provide good power supply rejection (PSR) performance. The proposed scheme is implemented by an additional capacitor at a gate node of a pass transistor. Simulation results show that the PSR performance of the proposed LDO regulator depends on the capacitance value at the gate node of the pass transistor, that it can be maximized, and that it outperforms a conventional LDO regulator.

A Fast Low Dropout Regulator with High Slew Rate and Large Unity-Gain Bandwidth

  • Ko, Younghun;Jang, Yeongshin;Han, Sok-Kyun;Lee, Sang-Gug
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.4
    • /
    • pp.263-271
    • /
    • 2013
  • A low dropout regulator (LDO) with fast transient responses is presented. The proposed LDO eliminates the trade-off between slew rate and unity gain bandwidth, which are the key parameters for fast transient responses. In the proposed buffer, by changing the slew current path, the slew rate and unity gain bandwidth can be controlled independently. Implemented in $0.18-{\mu}m$ high voltage CMOS, the proposed LDO shows up to 200 mA load current with 0.2 V dropout voltage for $1{\mu}F$ output capacitance. The measured maximum transient output voltage variation, minimum quiescent current at no load condition, and maximum unity gain frequency are 24 mV, $7.5{\mu}A$, and higher than 1 MHz, respectively.

A 50-mA 1-nF Low-Voltage Low-Dropout Voltage Regulator for SoC Applications

  • Giustolisi, Gianluca;Palumbo, Gaetano;Spitale, Ester
    • ETRI Journal
    • /
    • v.32 no.4
    • /
    • pp.520-529
    • /
    • 2010
  • In this paper, we present a low-voltage low-dropout voltage regulator (LDO) for a system-on-chip (SoC) application which, exploiting the multiplication of the Miller effect through the use of a current amplifier, is frequency compensated up to 1-nF capacitive load. The topology and the strategy adopted to design the LDO and the related compensation frequency network are described in detail. The LDO works with a supply voltage as low as 1.2 V and provides a maximum load current of 50 mA with a drop-out voltage of 200 mV: the total integrated compensation capacitance is about 40 pF. Measurement results as well as comparison with other SoC LDOs demonstrate the advantage of the proposed topology.

Low-ripple coarse-fine digital low-dropout regulator without ringing in the transient state

  • Woo, Ki-Chan;Yang, Byung-Do
    • ETRI Journal
    • /
    • v.42 no.5
    • /
    • pp.790-798
    • /
    • 2020
  • Herein, a low-ripple coarse-fine digital low-dropout regulator (D-LDO) without ringing in the transient state is proposed. Conventional D-LDO suffers from a ringing problem when settling the output voltage at a large load transition, which increases the settling time. The proposed D-LDO removes the ringing and reduces the settling time using an auxiliary power stage which adjusts its output current to a load current in the transient state. It also achieves a low output ripple voltage using a comparator with a complete comparison signal. The proposed D-LDO was fabricated using a 65-nm CMOS process with an area of 0.0056 μ㎡. The undershoot and overshoot were 47 mV and 23 mV, respectively, when the load current was changed from 10 mA to 100 mA within an edge time of 20 ns. The settling time decreased from 2.1 ㎲ to 130 ns and the ripple voltage was 3 mV with a quiescent current of 75 ㎂.

Low Dropout Voltage Regulator Using 130 nm CMOS Technology

  • Marufuzzaman, Mohammad;Reaz, Mamun Bin Ibne;Rahman, Labonnah Farzana;Mustafa, Norhaida Binti;Farayez, Araf
    • Transactions on Electrical and Electronic Materials
    • /
    • v.18 no.5
    • /
    • pp.257-260
    • /
    • 2017
  • In this paper, we present the design of a 4.5 V low dropout (LDO) voltage regulator implemented in the 130 nm CMOS process. The design uses a two-stage cascaded operational transconductance amplifier (OTA) as an error amplifier, with a body bias technique for reducing dropout voltages. PMOS is used as a pass transistor to ensure stable output voltages. The results show that the proposed LDO regulator has a dropout voltage of 32.06 mV when implemented in the130 nm CMOS process. The power dissipation is only 1.3593 mW and the proposed circuit operates under an input voltage of 5V with an active area of $703{\mu}m^2$, ensuring that the proposed circuit is suitable for low-power applications.

Review on predictors of dropout and weight loss maintenance in weight loss interventions (비만치료에 있어서 중도탈락과 감량 후 체중유지에 영향을 주는 인자들에 대한 고찰)

  • Kim, Seo-Young;Park, Young-Jae;Park, Young-Bae
    • The Journal of Korean Medicine
    • /
    • v.37 no.3
    • /
    • pp.62-73
    • /
    • 2016
  • Objectives: Dropout and weight regain are common problems in most obesity treatments. The purpose of this study was to review previously published study results of the predictive factors associated with dropout during weight loss treatment and weight loss maintenance after successful weight loss. Methods: Authors searched for the articles related to dropout and weight loss maintenance, published from 2007 to 2016 found on Pubmed, Scopus, RISS, and KISS. A total of 19 articles were finally selected. From the study results, unchangeable and changeable predictors were extracted, and these predictors were examined according to dropout and weight loss maintenance categories. Results: The unchangeable predictors of dropout were younger age, lower education level and female, whereas the changeable predictors of dropout were lower initial weight loss, symptoms of depression and body dissatisfaction. The strongest factor for predicting the dropout was initial weight loss. The unchangeable predictors of weight loss maintenance were old age, male and family history of obesity, whereas the changeable predictors of weight loss maintenance were regular exercise, dietary restraint, self-weighing and low depressive symptoms. Initial weight loss, depressive symptoms, body image, dietary restraint, physical activity, weight loss expectation and social support were considered to be dominant factors for weight loss treatments. Conclusions: Our review results suggest that unchangeable and changeable predictors of dropout and weight loss maintenance should be carefully examined during treatments of obesity.

A Design of LDO(Low Dropout Regulator) with Enhanced Settling Time and Regulation Property (정착시간과 레귤레이션 특성을 개선한 LDO(Low Dropout Regulator)의 설계)

  • Park, Kyung-Soo;Park, Jea-Gun
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.60 no.3
    • /
    • pp.126-132
    • /
    • 2011
  • A conventional LDO(Low Dropout Regulator) uses one OPAMP and one signal path. This means that OPAMP's DC Gain and Bandwidth can't optimize simultaneously within usable power. This also appears that regulation property and settling time of LDO can't improve at the same time. Based on this idea, a proposed LDO uses two OPAMP and has two signal path. To improve regulation property, OPAMP where is used in the path which qualities DC gain on a large scale, bandwidth designed narrowly. To improve settling time, OPAMP where is used in the path which qualities DC gain small, bandwidth designed widely. A designed LDO used 0.5um 1P2M process and provided 200mA of output current. A line regulation and load regulation is 12.6mV/V, 0.25mV/mA, respectively. And measured settling time is 1.5us in 5V supply voltage.

Slew-Rate Enhanced Low-Dropout Regulator by Dynamic Current Biasing

  • Jeong, Nam Hwi;Cho, Choon Sik
    • Journal of electromagnetic engineering and science
    • /
    • v.14 no.4
    • /
    • pp.376-381
    • /
    • 2014
  • We present a CMOS rail-to-rail class-AB amplifier using dynamic current biasing to improve the delay response of the error amplifier in a low-dropout (LDO) regulator, which is a building block for a wireless power transfer receiver. The response time of conventional error amplifiers deteriorates by slewing due to parasitic capacitance generated at the pass transistor of the LDO regulator. To enhance slewing, an error amplifier with dynamic current biasing was devised. The LDO regulator with the proposed error amplifier was fabricated in a $0.35-{\mu}m$ high-voltage BCDMOS process. We obtained an output voltage of 4 V with a range of input voltages between 4.7 V and 7 V and an output current of up to 212 mA. The settling time during line transient was measured as $9{\mu}s$ for an input variation of 4.7-6 V. In addition, an output capacitor of 100 pF was realized on chip integration.

250 mV Supply Voltage Digital Low-Dropout Regulator Using Fast Current Tracking Scheme

  • Oh, Jae-Mun;Yang, Byung-Do;Kang, Hyeong-Ju;Kim, Yeong-Seuk;Choi, Ho-Yong;Jung, Woo-Sung
    • ETRI Journal
    • /
    • v.37 no.5
    • /
    • pp.961-971
    • /
    • 2015
  • This paper proposes a 250 mV supply voltage digital low-dropout (LDO) regulator. The proposed LDO regulator reduces the supply voltage to 250 mV by implementing with all digital circuits in a$0.11{\mu}m$ CMOS process. The fast current tracking scheme achieves the fast settling time of the output voltage by eliminating the ringing problem. The over-voltage and under-voltage detection circuits decrease the overshoot and undershoot voltages by changing the switch array current rapidly. The switch bias circuit reduces the size of the current switch array to 1/3, which applies a forward body bias voltage at low supply voltage. The fabricated LDO regulator worked at 0.25 V to 1.2 V supply voltage. It achieved 250 mV supply voltage and 220 mV output voltage with 99.5% current efficiency and 8 mV ripple voltage at $20{\mu}A$ to $200{\mu}A$ load current.