• 제목/요약/키워드: Rapid thermal annealing process

검색결과 204건 처리시간 0.014초

급속 열처리 시스템을 위한 물/공기 액적류 충돌 제트의 냉각 특성에 관한 연구 (Cooling Performance of Air/Water Mist Jet Impinging for a Rapid Thermal Annealing System)

  • 이준경
    • 한국기계가공학회지
    • /
    • 제14권5호
    • /
    • pp.68-74
    • /
    • 2015
  • In the present work, a series of numerical calculations have been conducted on the cooling of a hot surface using an air/water mist jet. In some cooling processes, such as in the glass-tempering process, direct contact between the cold water drops and the hot surface should be avoided, because this may cause surface cracks due to the sharp temperature gradients. Thus, the main focus of this study is finding the appropriate operating conditions for maximum cooling without direct contact between the drops and the surface. A series of numerical experiments have been performed, and, at the same time, those results were compared with those of the previous experiments for verification purposes. The effects of droplet impinging velocity, hot plate temperature, and liquid loading ratio for mono-dispersed drops of various sizes were studied in detail.

Fabrication of p-type FinFETs with a 20 nm Gate Length using Boron Solid Phase Diffusion Process

  • Cho, Won-Ju
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제6권1호
    • /
    • pp.16-21
    • /
    • 2006
  • A simple doping method to fabricate a very thin channel body of the p-type FinFETs with a 20 nm gate length by solid-phase-diffusion (SPD) process was developed. Using the poly-boron-films (PBF) as a novel diffusion source of boron and the rapid thermal annealing (RTA), the p-type sourcedrain extensions of the FinFET devices with a threedimensional structure were doped. The junction properties of boron doped regions were investigated by using the $p^+-n$ junction diodes which showed excellent electrical characteristics. Single channel and multi-channel p-type FinFET devices with a gate length of 20-100 nm was fabricated by boron diffusion process using PBF and revealed superior device scalability.

SiON buffer layer를 이용한 MFIS Capacitor의 제작 및 특성 (Fabrications and properties of MFIS capacitor using SiON buffer layer)

  • 정상현;정순원;인용일;김광호
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2001년도 하계학술대회 논문집
    • /
    • pp.70-73
    • /
    • 2001
  • MFIS(Metal-ferroelectric-insulator- semiconductor) structures using silicon oxynitride(SiON) buffer layers were fabricatied and demonstrated nonvolatile memory operations. Oxynitride(SiON) films have been formed on p-Si(100) by RTP(rapid thermal process) in O$_2$+N$_2$ ambient at 1100$^{\circ}C$. The gate leakage current density of Al/SiON/Si(100) capacitor was about the order of 10$\^$-8/ A/cm$^2$ at the range of ${\pm}$ 2.5 MV/cm. The C-V characteristics of Al/LiNbO$_3$/SiON/Si(100) capacitor showed a hysteresis loop due to the ferroelectric nature of the LiNbO$_3$ thin films. Typical dielectric constant value of LiNbO$_3$ film of MFIS device was about 24. The memory window width was about 1.2V at the electric field of ${\pm}$300 kV/cm ranges.

  • PDF

급속열처리를 통한 알루미나 나노 템플레이트의 기공 균일도 개선에 관한 연구 (A Study on Improved Pore Uniformity of Nano Template using the Rapid Thermal Anneal)

  • 김동희;김진광;권오대;양계준;이재형;임동건
    • 한국전기전자재료학회논문지
    • /
    • 제19권2호
    • /
    • pp.189-194
    • /
    • 2006
  • Ordered nanostructure materials have received attention due to their unique physical properties and potential applications in electronics, mechanics and optical devices. To actualize most of the proposed applications, it is quite important to obtain highly ordered nanostructure arrays. The well-aligned nanostructure can be achieved by synthesizing nanostructure material in the highly ordered template. To get well-aligned pore array and reduce process time, rapid thermal anneal by an IR lamp was employed in vacuum state at $500^{\circ}C$ for 2 hour. The pore array is comparable to a template annealed in vacuum furnace at $500^{\circ}C$ for 30 hours. The well-fabricated AAO template has the mean pore diameter of 70 nm, the barrier layer thickness of 25 nm, the pore depth of $9{\mu}m$, and the pore density of higher than $1.2{\times}10^{10}cm^{-2}$.

초고집적 회로용 PZT 박막의 형성조건 -스퍼터링법으로 Si, TiN/Ti/Si 기판위에 증착된 PZT 박막의 급속 열처리에 의한 결정화 및 특성- (Formation Conditions of PZT Thin Films for ULSI -A study on the formation and characteristics of PZT thin films by rapid thermal annealing-)

  • 마재평;박치선;백수현;황유상;백상훈;최진성;조현춘
    • 전자공학회논문지A
    • /
    • 제30A권10호
    • /
    • pp.59-66
    • /
    • 1993
  • PZT thin film deposited by rf magnetron sputtering was annealed by rapid thermal process(RTP) in PbO ambient to prevent vaporing of Pb and interface reactions. Si and TiN/Ti/Si substrates were prepared to survey application of TiN/Ti layer which can prevent interface interaction with Si and crack of PZT thin films. As temperature increased. PZT thin films surface on Si substrate appeared more severe cracks which should affect electrical properties deadly. TiN/Ti(40-150${\mu}{\Omega}{\cdot}cm$) layer applied for buffer layer suppressed interface interaction and film cracking. The measured leakage current(LC) and breakdown voltage(BV) of PZT thin film on TiN/Ti/Si substrate annealed at 650$^{\circ}$C for 15 sec (thickness of 2500$\AA$) were 38 nA/cm2 and 3.5 MV/cm and dielectric constant was 310 at 1 MHz, and remanent polarization (Pr) and coercive field (Ec) were 6.4${\mu}C/cm^{2}$ and 0.2MV/cm at 60 Hz, respectively.

  • PDF

FCVA 방법으로 증착된 DLC 박막의 열처리에 따른 구조적 물성 분석 (Effects of Thermal Treatment on Structural Properties of DLC Films Deposited by FCVA Method)

  • 김영도;장석모;박창균;엄현석;박진석
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제52권8호
    • /
    • pp.325-329
    • /
    • 2003
  • Effects of thermal treatment on the structural properties of diamond-like carbon (DU) films were examined. The DLC films were deposited by using a modified filtered cathodic vacuum arc (FCVA) deposition system and by varying the negative substrate bias voltage, deposition time, and nitrogen flow rate. Thermal treatment on DLC films was performed using a rapid thermal annealing (RTA) process at $600^{\circ}C$ for 2min. Raman spectroscopy, x-ray photoemission spectroscopy (XPS), atomic force microscope (AFM), and surface profiler were used to characterize the I$_{D}$I$_{G}$ intensity ratio, sp$^3$ hybrid carbon fraction, internal stress, and surface roughness. It was found for all the deposited DLC films that the RTA-treatment results in the release of internal compressive stress, while at the same time it leds to the decrease of sp$^3$ fraction and the increase of I$_{D}$I$_{G}$ intensity ratio. It was also suggested that the thermal treatment effect on the structural property of DLC films strongly depends on the diamond-like nature (i.e., sp$^3$ fraction) of as-deposited film.ed film.

나노급 CMOSFET을 윈한 Ni-Co 합금을 이용한 Ni-silicide의 열안정성 개선 (Thermal Stability Improvement of Ni-silicide Using Ni-Co alloy for Nano-Scale CMOSFET Technology)

  • 박기영;장잉잉;정순연;이세광;종준;이가원;왕진석;이희덕
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2007년도 하계학술대회 논문집 Vol.8
    • /
    • pp.27-28
    • /
    • 2007
  • In this paper, Ni-Co alloy was used for improvement of thermal stability of Ni silicide. The proposed Ni/Ni-Co structure exhibited wide temperature window of rapid thermal process. Sheet resistance as well as cross-sectional profile showed stable characteristics in spite of high temperature annealing up to $700^{\circ}C$ for 30min. Therefore, the proposed Ni/Ni-Co structure is highly promising for highly thermal immune Ni silicide for nano-scale CMOSFET technology.

  • PDF

Study of thermal stability of Ni Silicide using Ni-V Alloy

  • Zhong, Zhun;Oh, Soon-Young;Kim, Yong-Jin;Lee, Won-Jae;Zhang, Ying-Ying;Jung, Soon-Yen;Li, Shi-Guang;Kim, Yeong-Cheol;Wang, Jin-Suk;Lee, Hi-Deok
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2006년도 하계학술대회 논문집 Vol.7
    • /
    • pp.16-17
    • /
    • 2006
  • In this paper, Ni-V alloy was studied with different structures and thickness. In case of Ni-V and Ni-V/Co/TiN, low resistive Ni silicide was formed after one step RTP (Rapid Thermal Process) with temperature range from $400^{\circ}C$ to $600^{\circ}C$ for 30sec in vacuum. After furnace annealing with temperatures range from $550^{\circ}C$ to $650^{\circ}C$ for 30min in nitrogen ambient, Ni-V single structure shows the best thermal stability compare with the other ones. To enhance the thermal stability up to 650oC and find the optimal thickness of Ni silicide, different thickness of Ni-V was studied in this work. Stable sheet resistance was obtained through Ni-V single structure with optimal Ni-V thickness.

  • PDF

후속열처리 공정을 이용한 FD Strained-SOI 1T-DRAM 소자의 동작특성 개선에 관한 연구

  • 김민수;오준석;정종완;조원주
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 추계학술대회 논문집
    • /
    • pp.35-35
    • /
    • 2009
  • Capacitorless one transistor dynamic random access memory (1T-DRAM) cells were fabricated on the fully depleted strained-silicon-on-insulator (FD sSOI) and the effects of silicon back interface state on buried oxide (BOX) layer on the memory properties were evaluated. As a result, the fabricated 1T-DRAM cells showed superior electrical characteristics and a large sensing current margin (${\Delta}I_s$) between "1" state and "0" state. The back interface of SOI based capacitorless 1T-DRAM memory cell plays an important role on the memory performance. As the back interface properties were degraded by increase rapid thermal annealing (RTA) process, the performance of 1T-DRAM was also degraded. On the other hand, the properties of back interface and the performance of 1T-DRAM were considerably improved by post RTA annealing process at $450^{\circ}C$ for 30 min in a 2% $H_2/N_2$ ambient.

  • PDF

Effect of Dopants on Cobalt Silicidation Behavior at Metal-oxide-semiconductor Field-effect Transistor Sidewall Spacer Edge

  • Kim, Jong-Chae;Kim, Yeong-Cheol;Kim, Byung-Kook
    • 한국세라믹학회지
    • /
    • 제38권10호
    • /
    • pp.871-875
    • /
    • 2001
  • Cobalt silicidation at sidewall spacer edge of Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs) with post annealing treatment for capacitor forming process has been investigated as a function of dopant species. Cobalt silicidation of nMOSFET with n-type Lightly Doped Drain (LDD) and pMOSFET with p-type LDD produces a well-developed cobalt silicide with its lateral growth underneath the sidewall spacer. In case of pMOSFET with n-type LDD, however, a void is formed at the sidewall spacer edge with no lateral growth of cobalt silicide. The void formation seems to be due to a retarded silicidation process at the LDD region during the first Rapid Thermal Annealing (RTA) for the reaction of Co with Si, resulting in cobalt mono silicide at the LDD region. The subsequent second RTA converts the cobalt monosilicide into cobalt disilicide with the consumption of Si atoms from the Si substrate, producing the void at the sidewall spacer edge in the Si region. The void formed at the sidewall spacer edge serves as a resistance in the current-voltage characteristics of the pMOSFET device.

  • PDF