• Title/Summary/Keyword: Memory capacitors

Search Result 87, Processing Time 0.02 seconds

High speed performance of Pb(Zr,Ti)O$_3$ capacitors through lattice engineering (격자 조정을 통한 PZT커패시터의 고속동작 성능)

  • Yang, B.L.
    • Journal of the Korean institute of surface engineering
    • /
    • v.35 no.3
    • /
    • pp.127-132
    • /
    • 2002
  • High speed performance of ferroelectric Pb(Zr,Ti)$O_3$ (PZT) based capacitors is reported. La substitution up to 10% was performed to systematically lower the coercive and saturation voltages of epitaxial ferroelectric capacitors grown on Si using a ($Ti_{0.9}$ /$Al_{0.1}$ )N/Pt conducting barrier composite. Ferroelectric capacitors substituted with 10% La show significantly lower coercive voltage compared to capacitors with 0% and 3% La. This is attributed to a systematic decrease in the tetragonality (i.e., c/a ratio) of the ferroelectric phase. Furthermore, the samples doped with 10% La showed dramatically better retention and pulse width dependent polarization compared to the capacitors with 0% and 3% La. These capacitors show promise as storage elements in low power high density memory architectures.

La doping into $Pb(Zr,\;Ti)O_{3}$ capacitors on domain structures

  • Yang, Bee-Lyong
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.12 no.3
    • /
    • pp.157-160
    • /
    • 2002
  • The ferroelectric domain variation and electrical performance of $Pb(Zr,Ti)O_{3}$ (PZT) based capacitors through La additions were systematically studied. La substitution up to 10 % was performed to lower the coercive and saturation voltages of epitaxial ferroelectric capacitors grown on Si using a (Ti_{0.9}Al_{0.1})N/Pt$ conducting barrier composite. Ferroelectric capacitors substituted with 10 % La show significantly lower coercive voltage compared to capacitors with 0 % and 3 % La. This is attributed to a systematic microstructure change into $180^{\circ}C$ domain and decrease in the tetragonality (i.e., c/a ratio) of the ferroelectric phase. These capacitors show promise as storage elements in low power memory architectures.

Improved Memory Characteristics by NH3 Post Annealing for ZrO2 Based Charge Trapping Nonvolatile Memory

  • Tang, Zhenjie;Zhao, Dongqiu;Li, Rong;Zhu, Xinhua
    • Transactions on Electrical and Electronic Materials
    • /
    • v.15 no.1
    • /
    • pp.16-19
    • /
    • 2014
  • Charge trapping nonvolatile memory capacitors with $ZrO_2$ as charge trapping layer were fabricated, and the effects of post annealing atmosphere ($NH_3$ and $N_2$) on their memory storage characteristics were investigated. It was found that the memory windows were improved, after annealing treatment. The memory capacitor after $NH_3$ annealing treatment exhibited the best electrical characteristics, with a 6.8 V memory window, a lower charge loss ~22.3% up to ten years, even at $150^{\circ}C$, and excellent endurance (1.5% memory window degradation). The results are attributed to deep level bulk charge traps, induced by using $NH_3$ annealing.

Crystallinity of $Pb(Nb_{0.04}Zr_{0.28}Ti_{0.68})O_{3}$ capacitors on ferroelectric properties

  • Yang, Bee-Lyong
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.12 no.3
    • /
    • pp.161-164
    • /
    • 2002
  • Polycrystalline and epitaxial heterostructure films of $La_{0.5}Sr_{0.5}CoO_{3}/Pb(Nb_{0.04}Zr_{0.28}Ti_{0.68})O_{3}/La_{0.5}Sr_{0.5}CoO_{3}$ (LSCO/PNZT/LSCO) capacitors were evaluated in terms of low voltage and high speed operation in high density memory, using TiN/Pt conducting barrier combination. Structural studies for a high density ferroelectric memory process flow, which requires the integration of conducting barrier layers to connect the drain of the pass-gate transistor to the bottom electrode of the ferroelectric stack, indicate complete phase purity (i.e. fully perovskite) in both epitaxial and polycrystalline materials. The polycrystalline capacitors show lower remnant polarization and coercive voltages. However, the retention, and high-speed characteristics are similar, indicating minimal influence of crystalline quality on the ferroelectric properties.

Charge Pump Circuits with Low Area and High Power Efficiency for Memory Applications

  • Kang, Kyeong-Pil;Min, Kyeong-Sik
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.6 no.4
    • /
    • pp.257-263
    • /
    • 2006
  • New charge pump circuits with low area and high power efficiency are proposed and verified in this paper. These pump circuits do not suffer the voltage stress higher than $V_{DD}$ across their pumping capacitors. Thus they can use the thin-oxide MOSFETs as the pumping capacitors. Using the thin-oxide capacitors can reduce the area of charge pumps greatly while keeping their driving capability. Comparing the new pump (NCP-2) with the conventional pump circuit using the thick-oxide capacitors shows that the power efficiency of NCP-2 is the same with the conventional one but the area efficiency of NCP-2 is improved as much as 71.8% over the conventional one, when the $V_{PP}/V_{DD}$ ratio is 3.5 and $V_{DD}$=1.8V.

High Security FeRAM-Based EPC C1G2 UHF (860 MHz-960 MHz) Passive RFID Tag Chip

  • Kang, Hee-Bok;Hong, Suk-Kyoung;Song, Yong-Wook;Sung, Man-Young;Choi, Bok-Gil;Chung, Jin-Yong;Lee, Jong-Wook
    • ETRI Journal
    • /
    • v.30 no.6
    • /
    • pp.826-832
    • /
    • 2008
  • The metal-ferroelectric-metal (MFM) capacitor in the ferroelectric random access memory (FeRAM) embedded RFID chip is used in both the memory cell region and the peripheral analog and digital circuit area for capacitance parameter control. The capacitance value of the MFM capacitor is about 30 times larger than that of conventional capacitors, such as the poly-insulator-poly (PIP) capacitor and the metal-insulator-metal (MIM) capacitor. An MFM capacitor directly stacked over the analog and memory circuit region can share the layout area with the circuit region; thus, the chip size can be reduced by about 60%. The energy transformation efficiency using the MFM scheme is higher than that of the PIP scheme in RFID chips. The radio frequency operational signal properties using circuits with MFM capacitors are almost the same as or better than with PIP, MIM, and MOS capacitors. For the default value specification requirement, the default set cell is designed with an additional dummy cell.

  • PDF

Memory Characteristics of MOS Capacitors Embedded with Ge Nanocrystals in $HfO_2$ Layers by Ion Implantation

  • Lee, Hye-Ryoung;Choi, Sam-Jong;Cho, Kyoung-Ah;Kim, Sang-Sig
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.11a
    • /
    • pp.147-148
    • /
    • 2006
  • Ge nanocrystals(NCs)-embedded MOS capacitors are charactenzed in this work using capacitance-voltage measurement. High-k dielectrics $HfO_2$ are employed for the gate material m the MOS capacitors, and the C-V curves obtained from $O_2-$ and $NH_3$-annealed $HfO_2$ films are analyzed.

  • PDF

Electric Properties of MFIS Capacitors using Pt/LiNbO3/AlN/Si(100) Structure (Pt/LiNbO3/AlN/Si(100) 구조를 이용한 MFIS 커패시터의 전기적 특성)

  • Jung, Soon-Won;Kim, Kwang-Ho
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.17 no.12
    • /
    • pp.1283-1288
    • /
    • 2004
  • Metal-ferroelectric-insulator-semiconductor(WFIS) capacitors using rapid thermal annealed LiNbO$_3$/AlN/Si(100) structure were fabricated and demonstrated nonvolatile memory operations. The capacitors on highly doped Si wafer showed hysteresis behavior like a butterfly shape due to the ferroelectric nature of the LiNbO$_3$ films. The typical dielectric constant value of LiNbO$_3$ film in the MFIS device was about 27, The gate leakage current density of the MFIS capacitor was 10$^{-9}$ A/cm$^2$ order at the electric field of 500 kV/cm. The typical measured remnant polarization(2P$_{r}$) and coercive filed(Ec) values were about 1.2 $\mu$C/cm$^2$ and 120 kV/cm, respectively The ferroelectric capacitors showed no polarization degradation up to 10$^{11}$ switching cycles when subjected to symmetric bipolar voltage pulses of 1 MHz. The switching charges degraded only by 10 % of their initial values after 4 days at room temperature.e.

Memory Characteristics of Pt Nanoparticle-embedded MOS Capacitors Fabricated at Room Temperature

  • Kim, Sung-Su;Cho, Kyoung-Ah;Kwak, Ki-Yeol;Kim, Sang-Sig
    • Transactions on Electrical and Electronic Materials
    • /
    • v.13 no.3
    • /
    • pp.162-164
    • /
    • 2012
  • In this study, we fabricate Pt nanoparticle (NP)-embedded MOS capacitors at room temperature and investigate their memory characteristics. The Pt NPs are separated from each other and situated between the tunnel and control oxide layers. The average size and density of the Pt NPs are 4 nm and $3.2{\times}10^{12}cm^{-2}$, respectively. Counterclockwise hysteresis with a width of 3.3 V is observed in the high-frequency capacitance-voltage curve of the Pt NP-embedded MOS capacitor. Moreover, more than 93% of the charge remains even after $10^4$ s.

Effects of Composition on the Memory Characteristics of (HfO2)x(Al2O3)1-x Based Charge Trap Nonvolatile Memory

  • Tang, Zhenjie;Ma, Dongwei;Jing, Zhang;Jiang, Yunhong;Wang, Guixia;Zhao, Dongqiu;Li, Rong;Yin, Jiang
    • Transactions on Electrical and Electronic Materials
    • /
    • v.15 no.5
    • /
    • pp.241-244
    • /
    • 2014
  • Charge trap flash memory capacitors incorporating $(HfO_2)_x(Al_2O_3)_{1-x}$ film, as the charge trapping layer, were fabricated. The effects of the charge trapping layer composition on the memory characteristics were investigated. It is found that the memory window and charge retention performance can be improved by adding Al atoms into pure $HfO_2$; further, the memory capacitor with a $(HfO_2)_{0.9}(Al_2O_3)_{0.1}$ charge trapping layer exhibits optimized memory characteristics even at high temperatures. The results should be attributed to the large band offsets and minimum trap energy levels. Therefore, the $(HfO_2)_{0.9}(Al_2O_3)_{0.1}$ charge trapping layer may be useful in future nonvolatile flash memory device application.