• Title/Summary/Keyword: trench structure

Search Result 176, Processing Time 0.027 seconds

The Fabrication of Micro-Heaters with Low-Power Consumption Using SOI and Trench Structures

  • Chung, Gwiy-Sang;Hong, Seok-Woo
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.05a
    • /
    • pp.197-201
    • /
    • 2002
  • This paper presents optimized design, fabrication and thermal characteristics of micro-heaters for thermal MEMS (micro electro mechanical system) applications using SOI and trench structures. The micro-heaters are based on a thermal measurement principle and contains thermal isolation regions of 10 ${\mu}m$-thick Si membranes consisting of oxide-filled trenches in the SOI membrane rim. The micro-heaters were fabricated with Pt-RTD on the same substrate via MgO buff layer between Pt thin-film and $SiO_2$ layer. The thermal characteristics of micro-heater with trench-free SOI membrane structure was $280^{\circ}C$ at input power 0.9 W; in the presence of 10 trenches, it was $580^{\circ}C$ due to reduction of the external thermal loss. Therefore, a micro-heater with trenches in SOI membrane rim structure provides a powerful and versatile alternative technology for enhancing the performance of micro-thermal sensors and actuators.

  • PDF

Stability Analysis Techniques of Bracing Structure in the Hard Clay Ground According to the Variation of the Groundwater Level at the Trench Excavation (경질점성토 지반에서 Trench 굴착시 지하수위 변동에 따른 가설구조체 안정해석 기법)

  • Heo, Chang-Hwan;Seo, Sung-Tag;Kim, Hee-Duck;Jee, Hong-Kee
    • Journal of the Korean Society of Hazard Mitigation
    • /
    • v.3 no.2 s.9
    • /
    • pp.99-110
    • /
    • 2003
  • In this study, lightening material weight and normalizing structure of preventing system of landslide soil-rock in trench excavation was tried with focusing in safety construction availability and workability. In other words, risk estimate, safety management method investigation, applicability of bracing material and mechanical stability of bracing structure was studied. From these result, structural stability and structural analysis of light weight bracing structure was carried out with common structural analysis program, for examining movement mechanism of bracing structure and normalization of standard. The result are summarized as following. (1) Mechanical ability of bracing members and soil pressure parameter acting to member for ensuring mechanical propriety of bracing structural and useful of new material considering soil mechanics boundary were proposed. Also theory and method of analysis of bracing structural were proposed. (2) As a result of the structure analysis of geographical profile for light pannel used FRP as hard clay mechanical characteristics(bending moment, shear force, axial force) of panel were changed according to groundwater level and it is proved that the result of mechanical analysis is within allowable stress. Thus, light pannel is available for bracing structure in trench excavation.

Current Sensing Trench Gate Power MOSFET for Motor Driver Applications (모터구동 회로 응용을 위한 대전력 전류 센싱 트렌치 게이트 MOSFET)

  • Kim, Sang-Gi;Park, Hoon-Soo;Won, Jong-Il;Koo, Jin-Gun;Roh, Tae-Moon;Yang, Yil-Suk;Park, Jong-Moon
    • Journal of IKEEE
    • /
    • v.20 no.3
    • /
    • pp.220-225
    • /
    • 2016
  • In this paer, low on-resistance and high-power trench gate MOSFET (Metal-Oxide-Silicon Field Effect Transistor) incorporating current sensing FET (Field Effect Transistor) is proposed and evaluated. The trench gate power MOSFET was fabricated with $0.6{\mu}m$ trench width and $3.0{\mu}m$ cell pitch. Compared with the main switching MOSFET, the on-chip current sensing FET has the same device structure and geometry. In order to improve cell density and device reliability, self-aligned trench etching and hydrogen annealing techniques were performed. Moreover, maintaining low threshold voltage and simultaneously improving gate oxide relialility, the stacked gate oxide structure combining thermal and CVD (chemical vapor deposition) oxides was adopted. The on-resistance and breakdown voltage of the high density trench gate device were evaluated $24m{\Omega}$ and 100 V, respectively. The measured current sensing ratio and it's variation depending on the gate voltage were approximately 70:1 and less than 5.6 %.

Extended Trench Gate Superjunction Lateral Power MOSFET for Ultra-Low Specific on-Resistance and High Breakdown Voltage

  • Cho, Doohyung;Kim, Kwangsoo
    • ETRI Journal
    • /
    • v.36 no.5
    • /
    • pp.829-834
    • /
    • 2014
  • In this paper, a lateral power metal-oxide-semiconductor field-effect transistor with ultra-low specific on-resistance is proposed to be applied to a high-voltage (up to 200 V) integrated chip. The proposed structure has two characteristics. Firstly, a high level of drift doping concentration can be kept because a tilt-implanted p-drift layer assists in the full depletion of the n-drift region. Secondly, charge imbalance is avoided by an extended trench gate, which suppresses the trench corner effect occurring in the n-drift region and helps achieve a high breakdown voltage (BV). Compared to a conventional trench gate, the simulation result shows a 37.5% decrease in $R_{on.sp}$ and a 16% improvement in BV.

A 4H-SiC Trench MOS Barrier Schottky (TMBS) Rectifier using the trapezoid mesa and the upper half of sidewall (Trapezoid mesa와 Half Sidewall Technique을 이용한 4H-SiC Trench MOS Barrier Schottky(TMBS) Rectifier)

  • Kim, Byung-Soo;Kim, Kwang-Soo
    • Journal of IKEEE
    • /
    • v.17 no.4
    • /
    • pp.428-433
    • /
    • 2013
  • In this study, an 4H-SiC Trench MOS Barrier Schottky (TMBS) rectifier which utilizes the trapezoid mesa structure and the upper half of the trench sidewall is proposed to improve the forward voltage drop and reverse blocking voltage concurrently. The proposed 4H-SiC TMBS rectifier reduces the forward voltage drop by 12% compared to the conventional 4H-SiC TMBS rectifier with the tilted sidewall and improves the reverse blocking voltage by 11% with adjusting the length of the upper sidewall. The Silvaco T-CAD was used to analyze the electrical characteristics.

Effects of Trench Depth on the STI-CMP Process Defects (트랜치 깊이가 STI-CMP 공정 결함에 미치는 영향)

  • 김기욱;서용진;김상용
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.9 no.4
    • /
    • pp.17-23
    • /
    • 2002
  • The more productive and stable fabrication can be obtained by applying chemical mechanical polishing (CMP) process to shallow trench isolation (STI) structure in 0.18 $\mu\textrm{m}$ semiconductor device. However, STI-CMP process became more complex, and some kinds of defect such as nitride residue, tern oxide defect were seriously increased. Defects like nitride residue and silicon damage after STI-CMP process were discussed to accomplish its optimum process condition. In this paper, we studied how to reduce torn oxide defects and nitride residue after STI-CMP process. To understand its optimum process condition, We studied overall STI-related processes including trench depth, STI-fill thickness and post-CMP thickness. As an experimental result showed that as the STI-fill thickness becomes thinner, and trench depth gets deeper, more tern oxide were found in the CMP process. Also, we could conclude that low trench depth whereas high CMP thickness can cause nitride residue, and high trench depth and over-polishing can cause silicon damage.

  • PDF

Characteristics of Lateral Structure Transistor (횡방향 구조 트랜지스터의 특성)

  • 이정환;서희돈
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.12
    • /
    • pp.977-982
    • /
    • 2000
  • Conventional transistors which have vertical structure show increased parasitic capacitance characteristics in accordance with the increase of non-active base area and collector area. These consequently have disadvantage for high speed switching performance. In this paper, a lateral structure transistor which has minimized parasitic capacitance by using SDB(Silicon Direct Bonding) wafer and oxide sidewall isolation utilizing silicon trench technology is presented. Its structural characteristics are designed by ATHENA(SUPREM4), the process simulator from SILVACO International, and its performance is proven by ATLAS, the device simulator from SILVACO International. The performance of the proposed lateral structure transistor is certified through the V$\_$CE/-I$\_$C/ characteristics curve, h$\_$FE/-I$\_$C/ characteristics, and GP-plot. Cutoff Frequency is 13.7㎓.

  • PDF

Effect of P-Emitter Length and Structure on Asymmetric SiC MOSFET Performance (P-Emitter의 길이, 구조가 Asymmetric SiC MOSFET 소자 성능에 미치는 영향)

  • Kim, Dong-Hyeon;Koo, Sang-Mo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.33 no.2
    • /
    • pp.83-87
    • /
    • 2020
  • In this letter, we propose and analyze a new asymmetric structure that can be used for next-generation power semiconductor devices. We compare and analyze the electrical characteristics of the proposed device with respect to those of symmetric devices. The proposed device has a p-emitter on the right side of the cell. The peak electric field is reduced by the shielding effect caused by the p-emitter structure. Consequently, the breakdown voltage is increased. The proposed asymmetric structure has an approximately 100% higher Baliga's figure of merit (~94.22 MW/㎠) than the symmetric structure (~46.93 MW/㎠), and the breakdown voltage of the device increases by approximately 70%.

Lateral Structure Transistor by Silicon Direct Bonding Technology (실리콘 직접접합 기술을 이용한 횡방향 구조 트랜지스터)

  • 이정환;서희돈
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2000.07a
    • /
    • pp.759-762
    • /
    • 2000
  • Present transistors which have vertical structure show increased parasitic capacitance characteristics in accordance with the increase of non-active base area and collector area, consequently have disadvantage for high speed switching performance. In this paper, a horizontal structure transistor which has minimized parasitic capacitance in virtue of SDB(Silicon Direct Bonding) wafer and oxide sidewall isolation utilizing silicon trench technology is presented. Its structural characteristics were designed by ATHENA(SUPREM4), the process simulator from SILVACO International, and its performance was proven by ATLAS, the device simulator from SILVACO International. The performance of the proposed horizontal structure transistor was certified through the VCE-lC characteristics curve, $h_{FE}$ -IC characteristics, and GP-plot.

  • PDF

Electrical Characteristics of Floating Island IGBT Using Trench Gate Structure (트렌치 게이트를 이용한 Floating Island IGBT의 전기적 특성에 관한 고찰)

  • Cho, Yu-Seup;Jung, Eun-Sik;Oh, Kum-Mi;Sung, Man-Young
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.25 no.4
    • /
    • pp.247-252
    • /
    • 2012
  • IGBT (insulated gate bipolar transistor) has been widely used around the power industry as it has good switching performance and its excellent conductance. In order to reduce power loss during switch turn-on state, it is essential to reduce its resistance. However, trade off relationship between breakdown voltage and device conductance is the greatest obstacle on the way of improvement. Floating island structure is one of the solutions. Still, under optimized device condition for the best performance, improvement rate is negligible. Therefore, this paper suggests adding trench gate on floating island structure to eliminate JFET (junction field effect transistor) area to reduce resistance and activate floating island effect. Experimental result by 2D simulation using TCAD, shows 20% improvement of turn-on state voltage drop.