• Title/Summary/Keyword: threshold voltage variation

Search Result 148, Processing Time 0.02 seconds

Comparison of Electrical Coupling of Monolithic 3D Inverter with MOSFET and JLFET (MOSFET와 JLFET의 3차원 인버터 전기적 상호작용의 비교)

  • Ahn, Tae-Jun;Choi, Bum Ho;Yu, Yun Seop
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2018.05a
    • /
    • pp.173-174
    • /
    • 2018
  • This paper compared the electrical coupling of the monolithic 3D inverter consisting of MOSFET and JLFET. In the case of both the MOSFET and the JLFET, MOSFET and JLFET have a small threshold voltage variation when the thickness of inter-layer dielectric (ILD) = 100 nm. However, when the thickness of ILD = 10 nm, the threshold voltage variation is larger and the JLFET is twice as much as the MOSFET.

  • PDF

High Temperature Characterization of Accumulation-mode Pi-gate pMOSFETs (고온에서 accumulation-mode Pi-gate p-MOSFET 특성)

  • Kim, Jin-Young;Yu, Chong-Gun;Park, Jong-Tae
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.47 no.7
    • /
    • pp.1-7
    • /
    • 2010
  • The device performances of accumulation-mode Pi-gate pMOSFETs with different fin widths have been characterized at high operating temperatures. The device fin height is 10nm and fin widths are 30nm, 40nm, and 50nm. The variation of the drain current, threshold voltage, subthreshold swing, effective mobility, and leakage current have been investigated as a function of operating temperatures. The drain current at high temperature is slightly larger than at room temperature. The variation of the threshold voltage as a function of the operating temperature is smaller than that of the inversion-mode MOSFETs. The effective mobility is decreased with the increase of operating temperature. It is observed that the effective mobility is enhanced as the fin width decreases.

Emission Characteristics of Dual Emission Tandem OLED with Charge Generation Layer MoOx and Cathode Al Thickness (전하생성층 MoOx와 음극 Al의 두께에 따른 양면발광 적층 OLED의 발광 특성)

  • Kim, Ji-Hyun;Ju, Sung-Hoo
    • Journal of the Korean institute of surface engineering
    • /
    • v.49 no.3
    • /
    • pp.316-321
    • /
    • 2016
  • To study emission characteristics for dual-emission tandem organic light emitting display (OLED), we fabricated blue fluorescent OLED according to thickness variation of $MoO_x$ as charge generation layer and Al as cathode. The bottom emission characteristics of OLED with $MoO_x$ 2, 3, 5 nm thickness showed threshold voltage of 9, 7, 9 V, maximum current emission efficiency of 19.32, 23.18, 15.44 cd/A and luminance of $1,000cd/m^2$ at applied voltage of 17.6, 13.2, 16.5 V, respectively. The top emission characteristics of OLED with $MoO_x$ 2, 3, 5 nm thickness indicated threshold voltage of 13, 10, 13 V, maximum current emission efficiency of 0.17, 0.23, 0.16 cd/A and luminance of $50cd/m^2$ at applied voltage of 22.6, 16.5, 20.1 V, respectively. In case of thicker or thinner than $MoO_x$ of 3 nm, the emission characteristics were decreased because of mismatching of electron and hole in emission layer. The bottom emission characteristics of OLED with Al 15, 20, 25 nm thickness showed threshold voltage of 8, 8, 7 V, maximum current emission efficiency of 18.42, 22.98, 23.18 cd/A and luminance of $1000cd/m^2$ at applied voltage of 16.2, 13.9, 13.2 V, respectively. The reduction of threshold voltage and increase of maximum current emission efficiency are caused by the increase of current injection according to increase of Al cathode thickness. The top emission characteristics of OLED with Al 15, 20, 25 nm thickness indicated threshold voltage of 7, 7, 8 V, maximum emission luminance of 371, 211, $170cd/m^2$, respectively. The top emission OLED of Al cathode with 15 nm thickness showed maximum luminance and it decreased at thickness of 20 nm. These phenomena are caused by the decrease of intensity of emitted light by reduction of optical transmittance according to increase of Al cathode thickness.

Influence of Channel Thickness Variation on Temperature and Bias Induced Stress Instability of Amorphous SiInZnO Thin Film Transistors

  • Lee, Byeong Hyeon;Lee, Sang Yeol
    • Transactions on Electrical and Electronic Materials
    • /
    • v.18 no.1
    • /
    • pp.51-54
    • /
    • 2017
  • TFTs (thin film transistors) were fabricated using a-SIZO (amorphous silicon-indium-zinc-oxide) channel by RF (radio frequency) magnetron sputtering at room temperature. We report the influence of various channel thickness on the electrical performances of a-SIZO TFTs and their stability, using TS (temperature stress) and NBTS (negative bias temperature stress). Channel thickness was controlled by changing the deposition time. As the channel thickness increased, the threshold voltage ($V_{TH}$) of a-SIZO changed to the negative direction, from 1.3 to -2.4 V. This is mainly due to the increase of carrier concentration. During TS and NBTS, the threshold voltage shift (${\Delta}V_{TH}$) increased steadily, with increasing channel thickness. These results can be explained by the total trap density ($N_T$) increase due to the increase of bulk trap density ($N_{Bulk}$) in a-SIZO channel layer.

Analysis of Electrical Characteristics for Double Gate MOSFET (Double Gate MOSFET의 전기적 특성 분석)

  • 김근호;김재홍;고석웅;정학기
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2002.05a
    • /
    • pp.261-263
    • /
    • 2002
  • CMOS devices have scaled down to sub-50nm gate to achieve high performance and high integration density. Key challenges with the device scaling are non-scalable threshold voltage( $V^{th}$ ), high electric field, parasitic source/drain resistance, and $V^{th}$ variation by random dopant distribution. To solve scale-down problem of conventional structure, a new structure was proposed. In this paper, we have investigated double-gate MOSFET structure, which has the main-gate and the side-gates, to solve these problem.

  • PDF

Characteristic Analysis of Monolithic 3D Inverter Considering Interface Charge (계면 포획 전하를 고려한 3차원 인버터의 특성 분석)

  • Ahn, Tae-Jun;Choi, Bum Ho;Yu, Yun Seop
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2018.10a
    • /
    • pp.514-516
    • /
    • 2018
  • We have investigated the effect of interface trap charge on the characteristics of a monolithic 3D inverter by TCAD simulation. The interface trap charge affects the variation of the threshold voltage and threshold voltage. also The interface trap charge affects the IN/OUT characteristics of the monolithic 3D inverter.

  • PDF

Effective Positive Bias Recovery for Negative Bias Stressed sol-gel IGZO Thin-film Transistors (음 바이어스 스트레스를 받은 졸-겔 IGZO 박막 트랜지스터를 위한 효과적 양 바이어스 회복)

  • Kim, Do-Kyung;Bae, Jin-Hyuk
    • Journal of Sensor Science and Technology
    • /
    • v.28 no.5
    • /
    • pp.329-333
    • /
    • 2019
  • Solution-processed oxide thin-film transistors (TFTs) have garnered great attention, owing to their many advantages, such as low-cost, large area available for fabrication, mechanical flexibility, and optical transparency. Negative bias stress (NBS)-induced instability of sol-gel IGZO TFTs is one of the biggest concerns arising in practical applications. Thus, understanding the bias stress effect on the electrical properties of sol-gel IGZO TFTs and proposing an effective recovery method for negative bias stressed TFTs is required. In this study, we investigated the variation of transfer characteristics and the corresponding electrical parameters of sol-gel IGZO TFTs caused by NBS and positive bias recovery (PBR). Furthermore, we proposed an effective PBR method for the recovery of negative bias stressed sol-gel IGZO TFTs. The threshold voltage and field-effect mobility were affected by NBS and PBR, while current on/off ratio and sub-threshold swing were not significantly affected. The transfer characteristic of negative bias stressed IGZO TFTs increased in the positive direction after applying PBR with a negative drain voltage, compared to PBR with a positive drain voltage or a drain voltage of 0 V. These results are expected to contribute to the reduction of recovery time of negative bias stressed sol-gel IGZO TFTs.

Interface trap density distribution in 3D sequential Integrated-Circuit and Its effect (3차원 순차적 집적회로에서 계면 포획 전하 밀도 분포와 그 영향)

  • Ahn, TaeJun;Lee, Si Hyun;Yu, YunSeop
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.19 no.12
    • /
    • pp.2899-2904
    • /
    • 2015
  • This paper introduces about the effect on $I_{DS}-V_{GS}$ characteristic of transistor that interface trap charge is created by damage due to heat in a 3D sequential inverter. A interface trap charge distribution in oxide layer in a 3D sequential inverter is extracted using two-dimensional device simulator. The variation of threshold voltage of top transistor according to the gate voltage variation of bottom transistor is also described in terms of Inter Layer Dielectric (ILD) length of 3D sequential inverter, considering the extracted interface trap charge distribution. The extracted interface trap density distribution shows that the bottom $HfO_2$ layer and both the bottom and top $SiO_2$ layer were relatively more affected by heat than the top $HfO_2$ layer with latest process. The threshold voltage variations of the shorter length of ILD in 3D sequential inverter under 50nm is higher than those over 50nm. The $V_{th}$ variation considering the interface trap charge distribution changes less than that excluding it.

Study on Electric Characteristics of IGBT Having P Region Under Trench Gate (Trench Gate 하단 P-영역을 갖는 IGBT의 전기적 특성에 관한 연구)

  • Ann, Byoung Sub;Yuek, Jinkeoung;Kang, Ey Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.32 no.5
    • /
    • pp.361-365
    • /
    • 2019
  • Although there is no strict definition of a power semiconductor device, a general description is a semiconductor that has capability to control more than 1 W of electricity. Integrated gate bipolar transistors (IGBTs), which are power semiconductors, are widely used in voltage ranges above 300 V and are especially popular in high-efficiency, high-speed power systems. In this paper, the size of the gate was adjusted to test the variation in the yield voltage characteristics by measuring the electric field concentration under the trench gate. After the experiment Synopsys' TCAD was used to analyze the efficiency of threshold voltage, on-state voltage drop, and breakdown voltage by measuring the P- region and its size under the gate.

Device Degradation with Gate Lengths and Gate Widths in InGaZnO Thin Film Transistors (게이트 길이와 게이트 폭에 따른 InGaZnO 박막 트랜지스터의 소자 특성 저하)

  • Lee, Jae-Ki;Park, Jong-Tae
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.16 no.6
    • /
    • pp.1266-1272
    • /
    • 2012
  • An InGaZnO thin film transistor with different gate lengths and widths have been fabricated and their device degradations with device sizes have been also performed after negative gate bias stress. The threshold voltage and subthreshold swing have been decreased with decrease of gate length. However, the threshold voltages were increased with the decrease of gate lengths. The transfer curves were negatively shifted after negative gate stress and the threshold voltage was decreased. However, the subthreshold swing was not changed after negative gate stress. This is due to the hole trapping in the gate dielectric materials. The decreases of the threshold voltage variation with the decrease of gate length and the increase of gate width were believed due to the less hole injection into gate dielectrics after a negative gate stress.