• 제목/요약/키워드: Schottky barrier diode

검색결과 131건 처리시간 0.029초

Schottky Body Diode를 집적하여 향상된 Reverse Recovery 특성을 가지는 50V Power MOSFET (50V Power MOSFET with Improved Reverse Recovery Characteristics Using an Integrated Schottky Body Diode)

  • 이병화;조두형;김광수
    • 전기전자학회논문지
    • /
    • 제19권1호
    • /
    • pp.94-100
    • /
    • 2015
  • 본 논문에서는 U-MOSFET 내부의 기생 body 다이오드(PN diode)를 쇼트키 body 다이오드(Schottky body diode)로 대체한 50V급 전력 U-MOSFET을 제안하였다. 쇼트키 다이오드는 PN 다이오드와 비교 시, 역 회복 손실(reverse recovery loss)을 감소시킬 수 있는 장점을 가지고 있다. 따라서 전력 MOSFET의 기생 body 다이오드를 쇼트키 body 다이오드를 대신함으로써 역 회복 손실을 최소화 할 수 있다. 제안된 쇼트키 body 다이오드(Schottky body diode) U-MOSFET(SU-MOS)를 conventional U-MOSFET(CU-MOS)와 전기적 특성을 비교한 결과, 전달(transfer) 및 출력(output)특성, 항복(breakdown)전압 등 정적(static) 특성의 변화 없이 감소된 역 회복 손실을 얻을 수 있었다. 즉, 쇼트키 다이오드의 폭(width)이 $0.2{\mu}m$, 쇼트키 장벽 높이(Schottky barrier height)가 0.8eV일 때 첨두 역전류(peak reverse current)는 21.09%, 역 회복 시간(reverse recovery time)은 7.68% 감소하였고, 성능지수(figure of merit(FOM))는 35% 향상되었다. 제안된 소자의 특성은 Synopsys사의 Sentaurus TCAD를 사용하여 분석되었다.

RFID tag 집적화를 위한 $0.18{\mu}m$ 표준 CMOS 공정을 이용한 쇼트키 다이오드의 제작 (Fabrication of Schottky diodes for RFID tag integration using Standard $0.18{\mu}m$ CMOS process)

  • 심동식;민영훈
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2006년도 하계종합학술대회
    • /
    • pp.591-592
    • /
    • 2006
  • Schottky diodes for Radio-frequency identification (RFID) tag integration on chip were designed and fabricated using Samsung electronics System LSI standard $0.18{\mu}m$ CMOS process. Schottky diodes were designed as interdigitated fingers array by CMOS layout design rule. 64 types of Schottky diode were designed and fabricated with the variation of finger width, length and numbers with a $0.6{\mu}m$ guard ring enclosing n-well. Titanium was used as Schottky contact metal to lower the Schottky barrier height. Barrier height of the fabricated Schottky diode was 0.57eV. DC current - voltage measurements showed that the fabricated Schottky diode had a good rectifying properties with a breakdown voltage of -9.15 V and a threshold voltage of 0.25 V.

  • PDF

Analysis of Schottky Barrier Height in Small Contacts Using a Thermionic-Field Emission Model

  • Jang, Moon-Gyu;Lee, Jung-Hwan
    • ETRI Journal
    • /
    • 제24권6호
    • /
    • pp.455-461
    • /
    • 2002
  • This paper reports on estimating the Schottky barrier height of small contacts using a thermionic-field emission model. Our results indicate that the logarithmic plot of the current as a function of bias voltage across the Schottky diode gives a linear relationship, while the plot as a function of the total applied voltage across a metal-silicon contact gives a parabolic relationship. The Schottky barrier height is extracted from the slope of the linear line resulting from the logarithmic plot of current versus bias voltage across the Schottky diode. The result reveals that the barrier height decreases from 0.6 eV to 0.49 eV when the thickness of the barrier metal is increased from 500 ${\AA}$ to 900 ${\AA}$. The extracted impurity concentration at the contact interface changes slightly with different Ti thicknesses with its maximum value at about $2.9{\times}10^{20}\;cm^{-3}$, which agrees well with the results from secondary ion mass spectroscopy (SIMS) measurements.

  • PDF

Modification of Schottky Barrier Properties of Ti/p-type InP Schottky Diode by Polyaniline (PANI) Organic Interlayer

  • Reddy, P.R. Sekhar;Janardhanam, V.;Jyothi, I.;Yuk, Shim-Hoon;Reddy, V. Rajagopal;Jeong, Jae-Chan;Lee, Sung-Nam;Choi, Chel-Jong
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제16권5호
    • /
    • pp.664-674
    • /
    • 2016
  • The electrical properties of Ti/p-type InP Schottky diodes with and without polyaniline (PANI) interlayer was investigated using current-voltage (I-V) and capacitance-voltage (C-V) measurements. The barrier height of Ti/p-type InP Schottky diode with PANI interlayer was higher than that of the conventional Ti/p-type InP Schottky diode, implying that the organic interlayer influenced the space-charge region of the Ti/p-type InP Schottky junction. At higher voltages, the current transport was dominated by the trap free space-charge-limited current and trap-filled space-charge-limited current in Ti/p-type InP Schottky diode without and with PANI interlayer, respectively. The domination of trap filled space-charge-limited current in Ti/p-type InP Schottky diode with PANI interlayer could be associated with the traps originated from structural defects prevailing in organic PANI interlayer.

대향 타겟 스퍼터링법으로 제작한 SiC SBD의 전기적 특성 (Electrical Characteristics of the SiC SBD Prepared by using the Facing Targets Sputtering Method)

  • 이진선;강태영;김경환
    • 반도체디스플레이기술학회지
    • /
    • 제14권1호
    • /
    • pp.27-30
    • /
    • 2015
  • SiC based Schottky barrier diodes were prepared by using the facing targets sputtering method. In this research, 4H-SiC polytypes of SiC were adopted and Molybdenum, Titanium was employed as the Schottky metal of the metal-semiconductor contacts. Both structures showed the rectifying nature in their forward and reverse J-V characteristic curve and the ideality factors calculated from these plots that were close to unity were represented the nearly ideal behavior. Difference of Schottky barrier height between prepared devices was also corresponding with the electrical characteristics of themselves. Therefore the suitability of the facing targets sputtering method for fabrication of Schottky diodes could be suggested from these results.

4H-SiC PiN과 SBD 다이오드 Deep Level Trap 비교 분석 (Deep Level Trap Analysis of 4H-SiC PiN and SBD Diode)

  • 신명철;변동욱;이건희;신훈규;이남석;김성준;구상모
    • 반도체디스플레이기술학회지
    • /
    • 제21권2호
    • /
    • pp.123-126
    • /
    • 2022
  • We investigated deep levels in n-type 4H-SiC epitaxy layer of the Positive-Intrinsic-Negative diode and Schottky barrier diodes by using deep level transient spectroscopy. Despite the excellent performance of 4H-SiC, research on various deep level defects still requires a lot of research to improve device performance. In Positive-Intrinsic-Negative diode, two defects of 196K and 628K are observed more than Schottky barrier diode. This is related to the action of impurity atoms infiltrating or occupying the 4H-SiC lattice in the ion implantation process. The I-V characteristics of the Positive-Intrinsic-Negative diode shows about ~100 times lower the leakage current level than Schottky barrier diode due to the grid structures in Positive-Intrinsic-Negative. As a result of comparing the capacitance of devices diode and Schottky barrier diode devices, it can be seen that the capacitance value lowered if it exists the P implantation regions from C-V characteristics.

SDB 웨이퍼를 사용한 쇼트키아이오드의 제작 및 특성 (Fabrication and Characteristics of Schottky Diodes using the SDB(Silicon Direct Bonded) Wafer)

  • 강병로;윤석남;최영호;최연익
    • 전자공학회논문지A
    • /
    • 제31A권1호
    • /
    • pp.71-76
    • /
    • 1994
  • Schottky diodes have been fabricated using the SDB wafer, and their characteristics have been investigated. For comparison, conventional planar and etched most structure were made on the same substrate. The ideality factor and barrier height of the fabricated devices are found to be 1.03 and 0.77eV, respectively. Breakdown volttge of the etched mesa Schottky diode has been increased to 180V. whereas it is 90V for the planar diode. Schottky diode with an etched mesa exhibits twice improvement in breaktown voltage.

  • PDF

누설전류를 줄이기 위한 원형 AlGaN/GaN 쇼트키 장벽 다이오드 (Low Leakage Current Circular AlGaN/GaN Schottky Barrier Diode)

  • 김민기;임지용;최영환;김영실;석오균;한민구
    • 한국전기전자재료학회논문지
    • /
    • 제22권9호
    • /
    • pp.751-755
    • /
    • 2009
  • We proposed circular AlGaN/GaN schottky barrier diode, which has no mesa structure near the current path. Proposed device showed low leakage current of 10 nA/mm at -100 V while that of the rectangular device was 34 nA/mm at the same condition. Proposed circular AIGaN/GaN SBD showed high forward current of 88.61 mA at 3,5 V while that of the conventional device was 14.1 mA at the same condition.

저온공정 n-InGaAs Schottky 접합의 구조적 특성 (Structural Analysis of Low Temperature Processed Schottky Contacts to n-InGaAs)

  • 이홍주
    • 한국전기전자재료학회논문지
    • /
    • 제14권7호
    • /
    • pp.533-538
    • /
    • 2001
  • The barrier height is found to increase from 0.25 to 0.690 eV for Schottky contacts on n-InGaAs using deposition of Ag on a substrate cooled to 77K(LT). Surface analysis leads to an interface model for the LT diode in which there are oxide compounds of In:O and As:O between the metal and semiconductor, leading to behavior as a metal-insulator-semiconductor diode. The metal film deposited t LT has a finer and more uniform structure, as revealed by scanning electron microscopy and in situ metal layer resistance measurement. This increased uniformity is an additional reason for the barrier height improvement. In contrast, the diodes formed at room temperature exhibit poorer performance due to an unpassivated surface and non-uniform metal coverage on a microscopic level.

  • PDF

차세대 전력 스위치용 1.5 kV급 GaN 쇼트키 장벽 다이오드 (1.5 kV GaN Schottky Barrier Diode for Next-Generation Power Switches)

  • 하민우
    • 전기학회논문지
    • /
    • 제61권11호
    • /
    • pp.1646-1649
    • /
    • 2012
  • The $O_2$ annealing technique has considerably suppressed the leakage current of GaN power devices, but this forms NiO at Ni-based Schottky contact with increasing on-resistance. The purpose of the present study was to fabricate 1.5 kV GaN Schottky barrier diodes by improving $O_2$-annealing process and GaN buffer. The proposed $O_2$ annealing performed after alloying ohmic contacts in order to avoid NiO construction. The ohmic contact resistance ($R_C$) was degraded from 0.43 to $3.42{\Omega}-mm$ after $O_2$ annealing at $800^{\circ}C$. We can decrease RC by lowering temperature of $O_2$ annealing. The isolation resistance of test structure which indicated the surface and buffer leakage current was significantly increased from $2.43{\times}10^7$ to $1.32{\times}10^{13}{\Omega}$ due to $O_2$ annealing. The improvement of isolation resistance can be caused by formation of group-III oxides on the surface. The leakage current of GaN Schottky barrier diode was also suppressed from $2.38{\times}10^{-5}$ to $1.68{\times}10^{-7}$ A/mm at -100 V by $O_2$ annealing. The GaN Schottky barrier diodes achieved the high breakdown voltage of 700, 1400, and 1530 V at the anode-cathode distance of 5, 10, and $20{\mu}m$, respectively. The optimized $O_2$ annealing and $4{\mu}m$-thick C-doped GaN buffer obtained the high breakdown voltage at short drift length. The proposed $O_2$ annealing is suitable for next-generation GaN power switches due to the simple process and the low the leakage current.