• Title/Summary/Keyword: RESURF

Search Result 24, Processing Time 0.022 seconds

Electrical characteristics of the SOI RESURF LDMOSFET as a function of surface doping concentration (표면 도핑 두께에 따른 SOI RESURF LDMOSFET의 전기적 특성분석)

  • Kim, Hyoung-Woo;Kim, Sang-Cheol;Seo, Kil-Soo;Bahng, Wook;Kim, Nam-Kyun;Kim, Eun-Dong
    • Proceedings of the KIEE Conference
    • /
    • 2005.07c
    • /
    • pp.1957-1959
    • /
    • 2005
  • 표면이 도핑된 SOI RESURF LDMOSFET에 대해 표면 도핑의 깊이에 따른 항복전압 및 순방향 특성을 분석하였다. 표면 도핑영역의 깊이를 $0.5{\sim}2.0{\mu}m$까지 변화시켜가며 항복전압의 변화와 온-저항의 변화를 시뮬레이션 하였다. 표면 도핑영역의 깊이에 따라 항복전압은 $73V{\sim}138V$까지 변화하였으며, 온-저항도 $0.18{\sim}0.143{\Omega}/cm^2$까지 변화하였다. 항복전압은 표면 도핑 영역의 깊이가 $1.5{\mu}m$때 138V로 가장 높게 나타났으며, 동일한 에피 영역의 농도를 사용한 기존의 소자와 비교하였을 때 약 22.1%의 항복전압의 증가를 나타냈으며, 온-저항값은 약 21.8%정도 감소하였다.

  • PDF

On resistance and breakdown voltage of LDMOS with Multi RESURF structure (Multi RESURF구조를 갖는 LDMOS의 on 저항과 항복전압)

  • Choi, E-Kwon;Choi, Yearn-Ik;Chung, Sang-Koo
    • Proceedings of the KIEE Conference
    • /
    • 2002.11a
    • /
    • pp.156-158
    • /
    • 2002
  • Reduction of on-resistance($R_{on}$) in high voltage devices is of critical importance for the power consumption of the device. $R_{on}$ decreases with increase of the doping concentration of the drift region. However, breakdown voltage(BV) decreaes also with increase of doping concentration. In this report, a multi-resurf LDMOS[1] strcuture is proposed to reduce the $R_{on}$ which allows no degradation in BV. The on-and off-state characteristics of the proposed structure are simulated using the two-dimensional devices simulator ATLAS and compared with those from the conventional structure.

  • PDF

Analysis of the Electrical Characteristics of 4H-SiC LDMOSFET (4H-SiC RESURF LDMOSFET 소자의 전기적 특성분석)

  • Kim, Hyoung-Woo;Kim, Sang-Cheol;Bahng, Wook;Kim, Nam-Kyun;Seo, Kil-Soo;Kim, Enn-Dong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2005.07a
    • /
    • pp.101-102
    • /
    • 2005
  • SiC lateral power semiconductor device has high breakdown voltage and low on-state voltage drop due to the material characteristics. And, because the high breakdown voltage can be obtained, RESURF technique is mostly used in silicon power semiconductor devices. In this paper, we presents the electrical characteristics of the 4H-SiC RESURF LDMOSFET as a function of the epi-layer length, concentration and thickness. 240~780V of breakdown voltage can be obtained as a function of epi-layer length and thickness with same epi-layer concentration.

  • PDF

The Design and Fabrication of RESURF type SOI n-LDMOSFET (RESURF type의 SOI n-LDMOSFET 소자 설계 및 제작)

  • Kim, Jae-Seok;Kim, Beom-Ju;Koo, Jin-Gen;Koo, Yong-Seo;An, Chul
    • Proceedings of the IEEK Conference
    • /
    • 2004.06b
    • /
    • pp.355-358
    • /
    • 2004
  • In this work, N-LDMOSFET(Lateral Double diffused MOSFET) was designed and fabricated on SOI(Silicon-On-Insulator) substrate, for such applications as motor controllers and high voltage switches, fuel injection controller systems in automobile and SSR(Solid State Rexay)etc. The LDMOSFET was designed to overcome the floating body effects that appear in the conventional thick SOI MOS structure by adding p+ region in source region. Also, RESURF(Reduced SURface Field) structure was proposed in this work in order to reduce a large on-resistance of LDMOSFET when operated keeping high break down voltage. Breakdown voltage was 268v in off-state ($V_{GS}$=OV) at room temperature in $22{\mu}m$ drift length LDMOSFET. When 5V of $V_{GS}$ and 30V of $V_{DS}$ applied, the on resistance(Ron), the transcon ductance($G_m$) and the threshold voltage($V_T$) was 1.76k$\Omega$, 79.7uA/V and 1.85V respectively.

  • PDF

A theoretical study on the breakdown voltage of the RESURF LDMOS (RESURE LDMOS의 항복전압에 관한 이론적인 고찰)

  • 한승엽;정상구
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.35D no.8
    • /
    • pp.38-43
    • /
    • 1998
  • An analytical model for the surface field distribution of the RESURF (reduced surface field)LD(lateral double-diffused) MOS is presented in terms of the doping concentration, the thickness of the n epi layer, the p substrate concentration, and the epi layer length. The reuslts are used to determine the breakdown voltage due to the surface field as a function of the epi layer length. The maximum breakdown voltage of the device is found to be that of the vertical n$^{+}$n$^{[-10]}$ p$^{[-10]}$ junction. Analytical results of the breakdown voltage vs. the epi layer length agree well with the numerical simulation results using MEDICI.I.

  • PDF

Electrical characteristics of the multi-result MOSFET (Multi result MOSFET의 에피층 농도에 따른 전기적 특성분석)

  • Kim, Hyoung-Woo;Kim, Sang-Cheol;S대, Kil-Soo;Kim, Eun-Dong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2004.07a
    • /
    • pp.365-368
    • /
    • 2004
  • Charge compensation effects in multi-resurf structure make possible to obtain high breakdown volatage and low on-resistance in vertical MOSFET. In this paper, electrical characteristics of the vertical MOSFET with multi epitaxial layer is presented. Proposed device has n and p-pillar for obtaining the charge compensation effects and The doping concentration each pillar is varied from $5{\times}10^{14}\;to\;1{\times}10^{16}/cm^3$. The thickness of the proposed device also varied from $400{\mu}m\;to\;500{\mu}m$. Due to the charge compensation effects, 4500V of breakdown voltage can be obtained.

  • PDF

Integration of 5-V CMOS and High-Voltage Devices for Display Driver Applications

  • Kim, Jung-Dae;Park, Mun-Yang;Kang, Jin-Yeong;Lee, Sang-Yong;Koo, Jin-Gun;Nam, Kee-Soo
    • ETRI Journal
    • /
    • v.20 no.1
    • /
    • pp.37-45
    • /
    • 1998
  • Reduced surface field lateral double-diffused MOS transistor for the driving circuits of plasma display panel and field emission display in the 120V region have been integrated for the first time into a low-voltage $1.2{\mu}m$ analog CMOS process using p-type bulk silicon. This method of integration provides an excellent way of achieving both high power and low voltage functions on the same chip; it reduces the number of mask layers double-diffused MOS transistor with a drift length of $6.0{\mu}m$ and a breakdown voltage greater than 150V was self-isolated to the low voltage CMOS ICs. The measured specific on-resistance of the lateral double-diffused MOS in $4.8m{\Omega}{\cdot}cm^2$ at a gate voltage of 5V.

  • PDF

High Temperature Characteristics of SOI BMFET (SOI BMFET 의 고온 특성 분석)

  • Lim, Moo-Sup;Kim, Seoung-Dong;Han, Min-Koo;Choi, Yearn-Ik
    • Proceedings of the KIEE Conference
    • /
    • 1996.07c
    • /
    • pp.1579-1581
    • /
    • 1996
  • The high temperature characteristics of SOI BMFET are analyzed by the numerical simulation and compared with MOS-gated SOI power devices at high temperatures. The proposed SOI BMFET combines bipolar operation in the on-state with unipolar FET operation in the off-state, so that it may be suitable for high temperature operation without any significant degradation of performance such as the leakage current and blocking capability. The simulation results show that SOI BMFET with a higher doped n-resurf layer is the most promising device far high temperature application as compared with MOS-gated SOI power devices, exhibiting the low on-state voltage drop as well as the excellent forward blocking capability at high temperature.

  • PDF

Simulation and Fabrication Studies of Semi-superjunction Trench Power MOSFETs by RSO Process with Silicon Nitride Layer

  • Na, Kyoung Il;Kim, Sang Gi;Koo, Jin Gun;Kim, Jong Dae;Yang, Yil Suk;Lee, Jin Ho
    • ETRI Journal
    • /
    • v.34 no.6
    • /
    • pp.962-965
    • /
    • 2012
  • In this letter, we propose a new RESURF stepped oxide (RSO) process to make a semi-superjunction (semi-SJ) trench double-diffused MOSFET (TDMOS). In this new process, the thick single insulation layer ($SiO_2$) of a conventional device is replaced by a multilayered insulator ($SiO_2/SiN_x/TEOS$) to improve the process and electrical properties. To compare the electrical properties of the conventional RSO TDMOS to those of the proposed TDMOS, that is, the nitride_RSO TDMOS, simulation studies are performed using a TCAD simulator. The nitride_RSO TDMOS has superior properties compared to those of the RSO TDMOS, in terms of drain current and on-resistance, owing to a high nitride permittivity. Moreover, variations in the electrical properties of the nitride_RSO TDMOS are investigated using various devices, pitch sizes, and thicknesses of the insulator. Along with an increase of the device pitch size and the thickness of the insulator, the breakdown voltage slowly improves due to a vertical field plate effect; however, the drain current and on-resistance degenerate, owing to a shrinking of the drift width. The nitride_RSO TDMOS is successfully fabricated, and the blocking voltage and specific on-resistance are 108 V and $1.1m{\Omega}cm^2$, respectively.

A Study on the Fabrication and Electrical Characteristics of High-Voltage BCD Devices (고내압 BCD 소자의 제작 및 전기적 특성에 관한 연구)

  • Kim, Kwang-Soo;Koo, Yong-Seo
    • Journal of IKEEE
    • /
    • v.15 no.1
    • /
    • pp.37-42
    • /
    • 2011
  • In this paper, the high-voltage novel devices have been fabricated by 0.35 um BCD (Bipolar-CMOS-DMOS) process. Electrical characteristics of 20 V level BJT device, 30/60 V HV-CMOS, and 40/60 V LDMOS are analyzed. Also, the vertical/lateral BJT with the high-current gain and LIGBT with the high-voltage are proposed. In the experimental results, vertical/lateral BJT has breakdown voltage of 15 V and current gain of 100. The proposed LIGBT with the high-voltage has breakdown voltage of 195 V, threshold voltage of 1.5 V, and Vce, sat of 1.65 V.