• Title/Summary/Keyword: Drain Performance

Search Result 346, Processing Time 0.022 seconds

A Study on Relative Stability for Poppet Valve with Drain Orifice (드레인 오리피스를 갖는 포펫 밸브의 상대 안정도에 관한 연구)

  • Yun, S.N.;Jeong, H.H.;Seo, J.K.;Ham, Y.B.
    • 유공압시스템학회:학술대회논문집
    • /
    • 2010.06a
    • /
    • pp.12-17
    • /
    • 2010
  • The poppet valve had used every field area due to high quality of leakage property and response characteristic. But this valve still has terrible disadvantage that is self-exited vibration. This problem affects stability of total system and raises noise. The researcher tries to reduce that self-exited vibration when valve was designed. The stability discriminant is the typical study to improve the performance of the poppet valve. This paper concerns about stability discriminant that uses poppet valve with a drain orifice. At the first, the mathematical model is computed from poppet valve. After that, the limitation of stability is calculated that based on Nyquist criterion. At the final, the stability discriminant is selected in each condition and the graph that shows stability in the system is drown by dimensionless quantity.

  • PDF

Characteristics of Extended Drain N-type MOSFET with Double Polarity Source for Electrostatic Discharge Protection (정전기 보호를 위한 이중 극성소스를 갖는 EDNMOS 소자의 특성)

  • Seo, Yong-Jin;Kim, Kil-Ho;Park, Sung-Woo;Lee, Sung-Il;Han, Sang-Jun;Han, Sung-Min;Lee, Young-Keun;Lee, Woo-Sun
    • Proceedings of the KIEE Conference
    • /
    • 2006.10a
    • /
    • pp.97-98
    • /
    • 2006
  • High current behaviors of extended drain n-type metal-oxide-semiconductor field effects transistor (EDNMOS) with double polarity source (DPS) for electrostatic discharge (ESD) protection are analyzed. Simulation based contour analyses reveal that combination of bipolar junction transistor operation and deep electron channeling induced by high electron injection gives rise to the second on-state. Therefore, the deep electron channel formation needs to be prevented in order to realize stable and robust ESD protection performance. Based on our analyses, general methodology to avoid the double snapback and to realize stable ESD protection is to be discussed.

  • PDF

A Study on New LDD Structure for Improvements of Hot Carrier Reliability (핫 캐리어 신뢰성 개선을 위한 새로운 LDD 구조에 대한 연구)

  • 서용진;김상용;이우선;장의구
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.15 no.1
    • /
    • pp.1-6
    • /
    • 2002
  • The hot carried degradation in a metal oxide semiconductor device has been one of the most serious concerns for MOS-ULSI. In this paper, three types of LDD(lightly doped drain) structure for suppression of hot carried degradation, such as decreasing of performance due to spacer-induced degradation and increase of series resistance will be investigated. in this study, LDD-nMOSFETs used had three different drain structure, (1) conventional surface type LDD(SL), (2) Buried type LDD(BL), (3) Surface implantation type LDD(SI). As experimental results, the surface implantation the LDD structure showed that improved hot carrier lifetime to comparison with conventional surface and buried type LDD structures.

The Analysis of Characteristics on n-channel Offset-gated poly-Si TFT's with Electical Stress (전기적 스트레스에 따른 Offset 구조를 갖는 n-채널 다결정 실리콘 박막 트랜지스터의 특성 분석)

  • 변문기;이제혁;임동규;백희원;김영호
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.2
    • /
    • pp.101-105
    • /
    • 2000
  • The effects of electrical on n-channel offset gated poly-Si TFT's have been investigated. It is observed that the electrical field near the drain region in offset devices is smaller than that of conventional device by simulation results. The variation rate of threshold voltage and subthreshold slope decrease with increasing the offset length because of lowering the electric field near the drain region. The offset gated poly-Si TFT's have been probed effective in reducing the degradation rate of device performance under electrical stressing.

  • PDF

Enhanced Electrical Performance of SiZnSnO Thin Film Transistor with Thin Metal Layer

  • Lee, Sang Yeol
    • Transactions on Electrical and Electronic Materials
    • /
    • v.18 no.3
    • /
    • pp.141-143
    • /
    • 2017
  • Novel structured thin film transistors (TFTs) of amorphous silicon zinc tin oxide (a-SZTO) were designed and fabricated with a thin metal layer between the source and drain electrodes. A SZTO channel was annealed at $500^{\circ}C$. A Ti/Au electrode was used on the SZTO channel. Metals are deposited between the source and drain in this novel structured TFTs. The mobility of the was improved from $14.77cm^2/Vs$ to $35.59cm^2/Vs$ simply by adopting the novel structure without changing any other processing parameters, such as annealing condition, sputtering power or processing pressure. In addition, stability was improved under the positive bias thermal stress and negative bias thermal stress applied to the novel structured TFTs. Finally, this novel structured TFT was observed to be less affected by back-channel effect.

Free strain analysis of the performance of vertical drains for soft soil improvement

  • Basack, Sudip;Nimbalkar, Sanjay
    • Geomechanics and Engineering
    • /
    • v.13 no.6
    • /
    • pp.963-975
    • /
    • 2017
  • Improvement of soft clay deposit by preloading with vertical drains is one of the most popular techniques followed worldwide. These drains accelerate the rate of consolidation by shortening the drainage path. Although the analytical and numerical solutions available are mostly based on equal strain hypothesis, the adoption of free strain analysis is more realistic because of the flexible nature of the imposed surcharge loading, especially for the embankment loading used for transport infrastructure. In this paper, a numerical model has been developed based on free strain hypothesis for understanding the behaviour of soft ground improvement by vertical drain with preloading. The unit cell analogy is used and the effect of smear has been incorporated. The model has been validated by comparing with available field test results and thereafter, a hypothetical case study is done using the available field data for soft clay deposit existing in the eastern part of Australia and important conclusions are drawn therefrom.

Performance Optimization Study of FinFETs Considering Parasitic Capacitance and Resistance

  • An, TaeYoon;Choe, KyeongKeun;Kwon, Kee-Won;Kim, SoYoung
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.5
    • /
    • pp.525-536
    • /
    • 2014
  • Recently, the first generation of mass production of FinFET-based microprocessors has begun, and scaling of FinFET transistors is ongoing. Traditional capacitance and resistance models cannot be applied to nonplanar-gate transistors like FinFETs. Although scaling of nanoscale FinFETs may alleviate electrostatic limitations, parasitic capacitances and resistances increase owing to the increasing proximity of the source/drain (S/D) region and metal contact. In this paper, we develop analytical models of parasitic components of FinFETs that employ the raised source/drain structure and metal contact. The accuracy of the proposed model is verified with the results of a 3-D field solver, Raphael. We also investigate the effects of layout changes on the parasitic components and the current-gain cutoff frequency ($f_T$). The optimal FinFET layout design for RF performance is predicted using the proposed analytical models. The proposed analytical model can be implemented as a compact model for accurate circuit simulations.

Evaluation for Installation and Drain Performance of Mountain Side Ditch in Road Cut Slopes (도로 절토사면 산마루측구 배수성능에 따른 사면안정성 평가)

  • Hwang, Young-Cheol
    • Journal of the Korean GEO-environmental Society
    • /
    • v.5 no.4
    • /
    • pp.73-79
    • /
    • 2004
  • Mountain side ditch is constructed at the top of cutting slopes around road and it drains the surface water that flowed from upper part. Mountain side ditch is constructed to keep away the influx of the surface water into cutting faces. However, if Mountain side ditch is constructed on the top of cutting slopes, it is cause of trouble. For example, difficulty of quality control and lack of drainage faculty. Therefore, the faculty and establishment propriety of mountain side ditch are evaluated seriously, according to the condition of ground, topography and rainfall in this paper. Results from the study for the numerical analysis of effect of mountain side ditch indicate that safety factor is enlarged about 3% at rainfall.

  • PDF

Analytical Characterization of a Dual-Material Double-Gate Fully-Depleted SOI MOSFET with Pearson-IV type Doping Distribution

  • Kushwaha, Alok;Pandey, Manoj K.;Pandey, Sujata;Gupta, Anil K.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.7 no.2
    • /
    • pp.110-119
    • /
    • 2007
  • A new two-dimensional analytical model for dual-material double-gate fully-depleted SOI MOSFET with Pearson-IV type Doping Distribution is presented. An investigation of electrical MOSFET parameters i.e. drain current, transconductance, channel resistance and device capacitance in DM DG FD SOI MOSFET is carried out with Pearson-IV type doping distribution as it is essential to establish proper profiles to get the optimum performance of the device. These parameters are categorically derived keeping view of potential at the center (${\phi}_c$) of the double gate SOI MOSFET as it is more sensitive than the potential at the surface (${\phi}_s$). The proposed structure is such that the work function of the gate material (both sides) near the source is higher than the one near the drain. This work demonstrates the benefits of high performance proposed structure over their single material gate counterparts. The results predicted by the model are compared with those obtained by 2D device simulator ATLAS to verify the accuracy of the proposed model.

Fabrication and Device Performance of Tera Bit Level Nano-scaled SONOS Flash Memories (테라비트급 나노 스케일 SONOS 플래시 메모리 제작 및 소자 특성 평가)

  • Kim, Joo-Yeon;Kim, Moon-Kyung;Kim, Byung-Cheul;Kim, Jung-Woo;Seo, Kwang-Yell
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.20 no.12
    • /
    • pp.1017-1021
    • /
    • 2007
  • To implement tera bit level non-volatile memories of low power and fast operation, proving statistical reproductivity and satisfying reliabilities at the nano-scale are a key challenge. We fabricate the charge trapping nano scaled SONOS unit memories and 64 bit flash arrays and evaluate reliability and performance of them. In case of the dielectric stack thickness of 4.5 /9.3 /6.5 nm with the channel width and length of 34 nm and 31nm respectively, the device has about 3.5 V threshold voltage shift with write voltage of $10\;{\mu}s$, 15 V and erase voltage of 10 ms, -15 V. And retention and endurance characteristics are above 10 years and $10^5$ cycle, respectively. The device with LDD(Lightly Doped Drain) process shows reduction of short channel effect and GIDL(Gate Induced Drain Leakage) current. Moreover we investigate three different types of flash memory arrays.