# Analytical Characterization of a Dual-Material Double-Gate Fully-Depleted SOI MOSFET with Pearson-IV type Doping Distribution

Alok Kushwaha\*, Manoj K. Pandey\*, Sujata Pandey\*, and Anil K. Gupta\*\*

Abstract—A new two-dimensional analytical model for dual-material double-gate fully-depleted SOI MOSFET with Pearson-IV type Doping Distribution is presented. An investigation of electrical MOSFET parameters i.e. drain current, transconductance, channel resistance and device capacitance in DM DG FD SOI MOSFET is carried out with Pearson-IV type doping distribution as it is essential to establish proper profiles to get the optimum performance of the device. These parameters are categorically derived keeping view of potential at the center  $(\phi_c)$  of the double gate SOI MOSFET as it is more sensitive than the potential at the surface ( $\phi_s$ ). The proposed structure is such that the work function of the gate material (both sides) near the source is higher than the one near the drain. This work demonstrates the benefits of high performance proposed structure over their single material gate counterparts. The results predicted by the model are compared with those obtained by 2D device simulator ATLAS to verify the accuracy of the proposed model.

Index Terms—Double Gate (DG), Dual Material (DM), Fully Depleted (FD), Radio Frequency (RF), Silicon-on-Insulator (SOI), Short Channel Effects (SCEs)

E-mail: mkspandey@hotmail.com

# I. Introduction

Silicon-on Insulator (SOI) MOS devices are given much attention owing to their advantage of higher circuit speed, greater immunity to radiation induced errors, lower power consumption, attenuated short channel effects and compatibility with existing IC fabrication process [1]-[2]. The understanding and the optimization of the electrical properties of SOI MOSFET's necessitate the development of reliable analytical models.

It has been demonstrated that the dual gate (DG) SOI MOSFET structure is an effective means to overcome the short channel effects, due to the screening of the drain voltage by the second gate ( step function profile ) but does not improve the electron transport efficiency [3]-[6]. Gate transport efficiency is related to the average electron transport velocity traveling through the channel which is further related to the electric field distribution along the channel. In a MOSFET, electrons enter into the channel initially with a low velocity and gradually accelerated towards the drain. The electrons move fast in the region near drain but comparatively slow in the region near the source. Therefore, the performance of the device is affected by a relatively slow electron drift velocity in the channel near the source.

The RF performance of the MOSFET depends greatly on impurity profile (lightly doped), especially in the conducting region. The simplicity of the calculation justifies the use of symmetric Gaussian distribution although is accurate to first order only [7]. However, the exact distribution is highly asymmetric having large tailing effect near the surface. To overcome this problem along with back surface leakage [8], we considered the doping profile as Pearson-IV distribution which is based on four moments approach and match exactly well with

Manuscript received Apr. 6, 2007; revised Jun. 15, 2007.

<sup>\*</sup> Electronics and Communication Engineering Department, Institute of Technology and Management, Gurgaon, Haryana, India

<sup>\*\*</sup> Electronics and Communication Engineering Department, National Institute of Technology, Kurukshetra, Haryana, India

the actual distribution.

Yan et al. [9] assumed that the punch-through current flows along the surface, which is invalid for a double-gate SOI MOSFET for the following reasons. The maximum potential at the SOI MOSFET center,  $\phi_c$ , is more sensitive to gate length than that at the surface,  $\phi_s$ . Furthermore, the absolute value of  $\phi_c$  is different than that of  $\phi_s$  [10], meaning that the punch-through current dominantly flows at the SOI center.

Some models have been previously established for the DM DG SOI MOSFET but do not considered the exact doping distribution and the concept of potential at the center [11]-[12]. In this paper a new structure called a dual material double gate fully depleted SOI MOSFET with Pearson-IV type doping distribution is proposed to circumvent the above mentioned problems (i.e. gate transport efficiency and exact doping distribution). The proposed structure has two metals in the gate (both side) M1 and M2 with different work functions. Here, the work function of metal gate M1 is greater than the work function of metal gate M2 for n-channel MOSFET and vice-versa for a p-channel MOSFET. In this structure, the peak electric field at the drain side is reduced, which ensures that the average electric field under the gate is increased that shows greater control of gate over the conductance of the channel so as to increase the gate transport efficiency. The RF performance of MOSFET, fabricated by ion-implantation, depends on the carrier concentration profiles as a function of depth into the active layer. Optimum performance of the device is achieved by considering the Pearson-IV type doping distribution.

Since  $\phi_c$  should be relevant to the punch-through current, we obtained the relation between  $\phi_s$  and  $\phi_c$ . All other parameters are also derived by considering the potential at the center  $(\phi_c)$  as well as surface potential  $(\phi_c)$ .

A 2-D analytical model using Poisson's equation has been presented for the drain current leading to the transconductance and channel resistance for the Pearson-IV type doping distribution based DM DG FD SOI MOSFET. Along with this, the device capacitance is also discussed. The accuracy of the model is verified by comparing its results with the simulation results using the

device simulator ATLAS.

# II. MODEL FORMULATION

# 1. Analytical Model for Drain Current



Fig.1. Cross-sectional view of DM DG FD SOI MOSFET.

Fig.1. shows the cross-sectional view of the Pearson-IV DM DG FD SOI MOSFET. The front gate consists of dual materials M1 and M2 of length  $L_1$  and  $L_2$ . The back gate consists of dual materials M3 (= M1) and M4 (= M2) of length  $L_1$  and  $L_2$ . Neglecting the fixed oxide charges effect, for a strongly inverted n-type double gate SOI MOSFET the current [13] in the channel  $\left(L_a=L_1+L_2\right)$  is given by

$$I_{DS1} = W.\mu_{n1}(x)Q_{n1}(x)\frac{d\phi_{C1}(x)}{dx};$$
 for  $0 \le x \le L_1$  (1) and

$$I_{DS2} = W.\mu_{n2}(x)Q_{n2}(x)\frac{d\phi_{C2}(x)}{dx}; \text{ for } L_1 \le x \le L_g$$
 (2)

Where  $I_{DS1}$  is current under M1 & M3 for  $0 \le x \le L_1$  and  $I_{DS2}$  is the current under M2 & M4 for  $L_1 \le x \le L_g$  controlled from the front gate as well as the back gate. Both are then combined for the final drain current, i.e.  $I_{DS}$  for complete channel length,  $L_g$ . W is the channel width,  $\mu_{n1}(x)$  and  $\mu_{n2}(x)$  are the mobilities of electrons [13]-[14] for  $0 \le x \le L_1$  and  $L_1 \le x \le L_g$ , given by

$$\mu_{n1}(x) = \frac{\mu_{no}}{\sqrt{1 + \left\{\frac{E_1(x)}{E_c}\right\}^2}}$$

and

$$\mu_{n2}(x) = \frac{\mu_{no}}{\sqrt{1 + \left\{\frac{E_2(x)}{E_c}\right\}^2}}$$

where  $\mu_{no}$  is the low field mobility[15],  $E_c$  is the critical field and  $E_1(x)$  &  $E_2(x)$  [14] are the fields given by

$$E_{c} = 6.01 \times 10^{2} T^{\frac{3}{2}}; \ E_{1}(x) = \frac{C_{OX} \cdot \{V_{Fb12} - V_{GS} + \phi_{C1}(x)\}}{\varepsilon_{SI}}$$
 & 
$$E_{2}(x) = \frac{C_{OX} \cdot \{V_{Fb22} - V_{GS} + \phi_{C2}(x)\}}{\varepsilon_{EI}}$$

Here  $V_{Fb12}$  and  $V_{Fb22}$  are flatband voltages [16],  $\phi_{C1}(x)$ and  $\phi_{C2}(x)$  are the potential at the center of the channel, developed because of different material M1 (=M3) and M2 (=M4) under the front (and back) gate. These are related to surface potentials,  $\phi_{S1}(x)$  and  $\phi_{S2}(x)$  through [16]

$$\phi_{S1}(x) = \frac{1}{1 + \frac{\varepsilon_{ox} t_{si}}{4 \cdot \varepsilon_{si} t_{ox1}}} \left\{ \phi_{C1}(x) + \frac{\varepsilon_{ox} t_{si} V_{GS11}}{4 \cdot \varepsilon_{si} t_{ox1}} \right\}$$

$$\Rightarrow \frac{d\phi_{C1}(x)}{dx} = (1 + A_1) \cdot \frac{d\phi_{S1}(x)}{dx}$$

$$\phi_{S2}(x) = \frac{1}{1 + \frac{\varepsilon_{ox} I_{si}}{4 \cdot \varepsilon_{si} I_{ox1}}} \left\{ \phi_{C2}(x) + \frac{\varepsilon_{ox} I_{si} V_{GS22}}{4 \cdot \varepsilon_{si} I_{ox1}} \right\}$$

$$\Rightarrow \frac{d\phi_{C2}(x)}{dx} = (1 + A_1) \frac{d\phi_{S2}(x)}{dx},$$

where  $A_1 = \frac{\mathcal{E}_{ox} t_{si}}{4 \cdot \mathcal{E}_{si} t_{col}}$ ,

The surface potentials equations [16] in case of the Pearson-IV DM DG FD SOI MOSFET after solving for Poisson's equation under certain boundary conditions [16] are given as

$$\phi_{S1}(x) = \frac{1}{1+A_1} \begin{bmatrix} \{(1+A_1)V_{GS1}^{'}\} - \frac{q.N_a\left(\frac{t_{si}}{2}\right)}{\varepsilon_{si}} \}^2 + \frac{q.N_$$

for  $0 \le x \le L$ , under M1

$$\phi_{S2}(x) = \frac{1}{1 + A_1} \left[ \frac{\{(1 + A_1)V_{GS2}^{'}\} - \frac{q.N_a\left(\frac{t_{si}}{2}\right)}{\varepsilon_{si}} \lambda^2 + A2_{22} \cdot \exp\left\{\frac{(x - L_1)}{\lambda}\right\} + B2_{22} \cdot \exp\left\{\frac{-(x - L_1)}{\lambda}\right\} \right]$$

for  $L_1 \le x \le L_1 + L_2$  under M2

Also the potential at the center [16] of the channel is given by

$$\phi_{c1}(x) = \left\{ (1 + A_1) V_{GS1} - A_1 V_{GS11} \right\} - \frac{q \cdot N_a \left(\frac{t_{si}}{2}\right)}{\varepsilon_{si}} \lambda^2 + A_{11} \cdot \exp\left(\frac{x}{\lambda}\right) + B_{11} \cdot \exp\left(\frac{-x}{\lambda}\right)$$

for  $0 \le x \le L_1$  under M1

$$\phi_{c2}(x) = \left\{ (1 + A_1) V_{GS2} - A_1 V_{GS22} \right\} - \frac{q.N_a \left(\frac{t_{si}}{2}\right)}{\varepsilon_{si}} \lambda^2 + A_{22} \cdot \exp\left\{ \frac{(x - L_1)}{\lambda} \right\} + B_{22} \cdot \exp\left\{ \frac{-(x - L_1)}{\lambda} \right\}$$

for  $L_1 \le x \le L_1 + L_2$  under M2

The comparison between potentials at the center and surface is shown in Fig. 2.



Fig.2. Surface and center potential profiles of Pearson-IV DM

In the above expression for surface potential,  $N_a \left(\frac{t_{si}}{2}\right)$  is the Pearson-IV type doping distribution [12] dependent on the silicon film thickness  $t_{si}$ . In the current equations (1) and (2), inversion layer charges are given by

$$Q_{n1}(x) = 2.\{Q_{S1}(x) - Q_{D1}\}$$
(3)

for  $0 \le x \le L_1$  under M1

and 
$$Q_{n2}(x) = 2.\{Q_{S2}(x) - Q_{D2}\}$$
 (4)

for  $L_1 \le x \le L_1 + L_2$  under M2

Here inversion layer charges are double as contributed through both sides,  $Q_{S1}(x)$ ,  $Q_{S2}(x)$  and  $Q_{D1}$ ,  $Q_{D2}$  are the surface charges and depletion layer charges respectively, given by [17]

$$Q_{S1}(x) = -C_{OX} \cdot \{V_{GS} - V_{FB12} - \phi_{C1}(x)\}$$
 (5)

for  $0 \le x \le L_1$  under M1 and

$$Q_{S2}(x) = -C_{OX} \cdot \{V_{GS} - V_{FB22} - \phi_{C2}(x)\}$$
 (6)

for  $L_1 \le x \le L_1 + L_2$  under M2

IIIy, 
$$Q_{D1} = C_{OX} \cdot (V_{FB12} - V_{TH} + \phi_F)$$
 (7)

and 
$$Q_{D2} = C_{OX} \cdot (V_{FB22} - V_{TH} + \phi_F)$$
 (8)

Substituting the values of  $Q_S(x)$  and  $Q_D$  from (5)-(8) into (3)-(4) and integrating (1) and (2), by taking limits  $V_{bi}$  and  $V_{bi}+V_{DS}$ , the final expression for  $I_{DS1}$  and  $I_{DS2}$  is given by

$$I_{DS1} = \frac{2.W.\mu_{no}.C_{OX}}{L_1.(d_3)^{\frac{3}{2}}} \times (1 + A_1) \times \left\{ (d_2 + d_4).\ln\left(\frac{c_1 + c_2}{c_{11} + c_{22}}\right) - c_2 + c_{22} \right\}$$

for  $0 \le x \le L_1$ 

Where 
$$d_2 = V_{GS} - V_{TH} + \phi_F$$
,  $d_4 = V_{FB12} - V_{GS}$ 

$$d_3 = \frac{1.02 \times 10^{-13}.C_{OX}}{(\varepsilon_{SI})^2}, c_1 = \left\{ d_3.d_4 + d_3 \cdot \left( V_{bi} + \frac{V_{DS}}{2} \right) \right\},$$

$$c_2 = \sqrt{1 + d_3.(d_4)^2 + 2.d_3.d_4 \cdot \left( V_{bi} + \frac{V_{DS}}{2} \right) + d_3 \cdot \left( V_{bi} + \frac{V_{DS}}{2} \right)^2} \times \sqrt{d_3}$$

$$c_{11} = \left\{ d_3.d_4 + d_3.(V_{bi}) \right\}$$

$$c_{22} = \sqrt{1 + d_3.(d_4)^2 + 2.d_3.d_4.(V_{bi}) + d_3.(V_{bi})^2} \times \sqrt{d_3}$$
and
$$I_{DS2} = \frac{2.W.\mu_{no}.C_{OX}}{L_2.(d_3)^{\frac{3}{2}}} \times (1 + A_1) \times \left\{ \left( d_2 + d_4' \right) \ln \left( \frac{c_1 + c_2}{c_{11} + c_{22}} \right) - c_2' + c_2' + c_2' \right\}$$
for  $L_1 \le x \le L_1 + L_2$ 
here  $d_4' = V_{FB22} - V_{GS}$ ,  $c_{11} = \left\{ d_3.d_4' + d_3 \left( V_{bi} + \frac{V_{DS}}{2} \right) \right\}$ ,

here 
$$d'_4 = V_{FB22} - V_{GS}$$
,  $c'_{11} = \left\{ d_3.d'_4 + d_3 \left( V_{bi} + \frac{V_{DS}}{2} \right) \right\}$ ,  $c'_{22} = \sqrt{1 + d_3.(d'_4)^2 + 2.d_3.d'_4 \left( V_{bi} + \frac{V_{DS}}{2} \right) + d_3 \left( V_{bi} + \frac{V_{DS}}{2} \right)^2} \times \sqrt{d_3}$ 

$$c'_1 = \left\{ d_3.d'_4 + d_3.(V_{bi}) \right\}$$

$$c'_2 = \sqrt{1 + d_3.(d'_4)^2 + 2.d_3.d'_4.(V_{bi} + V_{DS}) + d_3.(V_{bi} + V_{DS})^2} \times \sqrt{d_3}$$

The drain to source current in n-channel of Pearson-IV DM DG FD SOI MOSFET is shown in Fig. 3.



**Fig. 3.** Drain current based on different potential (i.e. surface and center) on various gate-source voltages for a channel length L=100~nm. Other parameters are  $t_{SI}=12~nm$ ,  $t_{oxf}=t_{oxb}=2~nm$ ,  $t_{1}=L_{2}=50~nm$ ,  $\phi_{M1}=5.25~V$ ,  $\phi_{M2}=4.17~V$ 

# 2. Transconductance

The transconductane of the channel of Pearson-IV DM DG FD SOI MOSFET is obtained by differentiating the drain current with respect to the gate voltage, *Vgs* and is given as

$$g_m = \left(\frac{dI_{DS}}{dVgs}\right)Vds = const.$$

As the drain current,  $I_{DS}$  is distributed into  $I_{DS1}$  and  $I_{DS2}$ , so is the  $g_m$  (i.e.  $g_{ml}$  and  $g_{m2}$ ). On solving  $g_{ml}$  for  $0 \le x \le L_1$  and  $g_{m2}$  for  $L_1 \le x \le L_1 + L_2$ , we get

$$g_{m1} = \left(\frac{dI_{DS1}}{dVgs}\right)Vds = const.$$

$$g_{m1} = \frac{2.W.\mu_{no}.C_{OX}}{L_1.(d_3)^{\frac{3}{2}}} \times (1 + A_1) \times \left\{ (d_2 + d_4)(c_{111}) + \left( \frac{c_1}{c_2} - \frac{c_{11}}{c_{22}} \right) \sqrt{d_3} \right\}$$

here,

$$c_{111} = \frac{\left(d_3 + \frac{\sqrt{d_3} \cdot c_{11}}{c_{22}}\right) d_3}{c_{11} + c_{22} \cdot \sqrt{d_3}} - \frac{\left(d_3 + \frac{\sqrt{d_3} \cdot c_1}{c_2}\right) \cdot d_3}{c_1 + c_2 \cdot \sqrt{d_3}} \text{ and }$$

$$g_{m2} = \left(\frac{dI_{DS2}}{dVgs}\right)Vds = const.$$

$$g_{m2} = \frac{2.W.\mu_{no}.C_{OX}}{L_2.(d_3)^{\frac{3}{2}}} \times (1 + A_1) \times \left\{ (d_2 + d_4)(c_{222}) + \left(\frac{c_1}{c_2} - \frac{c_{11}}{c_{22}}\right) \cdot \sqrt{d_3} \right\}$$

here, 
$$c_{222} = \frac{\left(d_3 + \frac{\sqrt{d_3} \cdot c_{11}}{c_{22}}\right) d_3}{c_{11} + c_{22} \cdot \sqrt{d_3}} - \frac{\left(d_3 + \frac{\sqrt{d_3} \cdot c_1}{c_2}\right) d_3}{c_{11} + c_{22} \cdot \sqrt{d_3}}$$



**Fig. 4.** Transconductance based on different potential (i.e. surface and center) . Other parameters are  $L_1 = L_2 = 50 \, nm$ ,  $\phi_{M1} = 5.25 \, V$ ,  $\phi_{M2} = 4.17 \, V$ ,  $t_{SI} = 12 \, nm$ ,  $t_{oxf} = t_{oxb} = 2 \, nm$ ,  $v_{DS} = 1 \, V$ 

The transconductance of Pearson-IV DM DG FD SOI MOSFET is shown in Fig. 4.

### 3. Channel Resistance

Channel resistance is important in the design of a high frequency, low-voltage devices. This can be obtained by inverse of the differentiation of the drain current with respect to drain voltage.

$$r_{ds} = \left(\frac{dI_{DS}}{dV_{DS}}\right)^{-1} \left| Vgs = const.$$

On solving  $r_{ds1}$  for  $0 \le x \le L_1$  and  $r_{ds2}$  for

$$L_1 \le x \le L_1 + L_2$$
, we get

$$r_{ds1} = \left(\frac{dI_{DS1}}{dV_{DS}}\right)^{-1} \left| Vgs = const. \right|$$

$$r_{ds1} = \left[ \frac{2.W.\mu_{no}.C_{OX}}{L1.(d_3)^{\frac{3}{2}}} \times (1 + A_1) \times \left[ (d_2 + d_4)(c_{111}) - \left(\frac{c_1}{2.c_2}\right) \sqrt{d_3} \right] \right]^{-1}$$

here 
$$c_{111} = \frac{\left(\frac{d_3}{2} + \frac{\sqrt{d_3} \cdot c_1}{c_2}\right) d_3}{c_1 + c_2 \cdot \sqrt{d_3}}$$

$$r_{ds2} = \left(\frac{dI_{DS2}}{dV_{DS}}\right)^{-1} \bigg| Vgs = const.$$

$$r_{ds2} = \begin{bmatrix} \frac{2.W.\mu_{no}.C_{OX}}{L2.(d_3)^{\frac{3}{2}}} \times (1 + A_1) \times \\ & \left\{ (d_2 + d_4)(c_{222}) + \left( \frac{c_{11}}{2.c_{22}} - \frac{c_1}{2.c_2} \right) \cdot \sqrt{d_3} \right\} \end{bmatrix}$$

where

$$c'_{222} = \frac{\left(\frac{d_3}{2} + \frac{\sqrt{d_3} \cdot c'_1}{2 \cdot c'_2}\right) \cdot d_3}{c'_1 + c'_2 \cdot \sqrt{d_3}} - \frac{\left(\frac{d_3}{2} + \frac{\sqrt{d_3} \cdot c'_{11}}{2 \cdot c'_{22}}\right) \cdot d_3}{c'_{11} + c'_{22} \cdot \sqrt{d_3}}$$

The channel resistance of Pearson-IV DM DG FD SOI MOSFET is shown in Fig. 5.



**Fig. 5.** Channel resistance based on different potential (i.e. surface and center). Other parameters are  $L_1=L_2=50\,nm$ ,  $\phi_{M1}=4.77V$ ,  $\phi_{M2}=4.17V$ ,  $t_{SI}=12\,nm$ ,  $t_{oxf}=t_{oxb}=2\,nm$ ,  $t_{DS}=0.5\,V$ .

# 4. Device Capacitance

An equivalent circuit of a DM DG FD SOI MOSFET for its capacitance determination is shown in Fig. 6.



Fig. 6. Equivalent circuit of a DM DG FD SOI MOSFET.

The depletion charge [17] in double gate SOI MOSFET is given by  $Q_{d1} = \sqrt{2.q.N_a \left(\frac{t_{SI}}{2}\right) \varepsilon_{SI}} \cdot \sqrt{\phi_{C1}(x)}$ 

for 
$$0 \le x \le L_1$$
 and

$$Q_{d2} = \sqrt{2.q.N_a \left(\frac{t_{SI}}{2}\right) \varepsilon_{SI}} . \sqrt{\phi_{C2}(x)}$$

for 
$$L_1 \le x \le L_1 + L_2$$

The depletion layer capacitance is differentiation of  $Q_{d1}$  and  $Q_{d2}$  with respect to  $V_{GS}$  . Therefore

$$C_{d1} = \frac{dQ_{d1}}{dVgs} = \sqrt{\frac{q.N_a \left(\frac{t_{SI}}{2}\right).\varepsilon_{SI}}{2.\phi_{C1}(x)}} \cdot \frac{d\phi_{C1}(x)}{dVgs}$$

$$= \sqrt{\frac{q.N_a \left(\frac{t_{SI}}{2}\right).\varepsilon_{SI}}{2.\phi_{C1}(x)}} \times (1 + A1) \times \frac{d\phi_{S1}(x)}{dVgs};$$

and

$$C_{d2} = \frac{dQ_{d2}}{dVgs} = \sqrt{\frac{q.N_a \left(\frac{t_{SI}}{2}\right).\varepsilon_{SI}}{2.\phi_{C2}(x)}} \cdot \frac{d\phi_{C2}(x)}{dVgs}$$

$$= \sqrt{\frac{q.N_a \left(\frac{t_{SI}}{2}\right) \mathcal{E}_{SI}}{2.\phi_{C2}(x)}} \times (1+A1) \times \frac{d\phi_{S2}(x)}{dVgs}; \text{ where}$$

$$\frac{d\phi_{S1}(x)}{dVgs} = 1 + \frac{E_2 - E_3}{E_1} \cdot \exp\left(\frac{x}{\lambda}\right) + \frac{E_3 - E_5}{E_1} \cdot \exp\left(-\frac{x}{\lambda}\right)$$
for  $0 \le x \le L_1$  and

$$\frac{d\phi_{S2}(x)}{dVgs} = 1 + \frac{E_2 - E_3}{E_1} \cdot \exp\left(\frac{x - L_1}{\lambda}\right) + \frac{E_3 - E_5}{E_1} \cdot \exp\left(-\frac{(x) - L_1}{\lambda}\right)$$
for  $L_1 \le x \le L_1 + L_2$ 

here 
$$E1 = \exp\left(\frac{Lg + L_2}{\lambda}\right) - \exp\left(\frac{-Lg + L_2}{\lambda}\right);$$
  
 $E2 = \exp\left(\frac{-Lg + L_2}{\lambda}\right);$   $E3 = \exp\left(\frac{Lg - L_1}{\lambda}\right);$   
 $E5 = \exp\left(\frac{Lg + L_2}{\lambda}\right)$ 

Total capacitance from the equivalent circuit is given by

$$C_{T} = \frac{C_{OX} \cdot (C_{DP} + C_{SS})}{C_{OX} + 2 \cdot (C_{DP} + C_{SS})};$$
where  $C_{DP} = \frac{C_{D1}}{2} + \frac{C_{D2}}{2}$ 

and the interface capacitance  $C_{SS}$  is given by  $C_{SS} = q.N_{SS}$ , where  $N_{SS}$  is the interface state density The depletion layer capacitance of Pearson-IV DM DG FD SOI MOSFET is shown in Fig. 7.



Fig. 7. Depletion layer capacitance based on different potential (i.e. surface and center). Other parameters are  $L_1 = L_2 = 50 \, nm$ ,  $t_{SI} = 12 \, nm$ ,  $t_{oxf} = t_{oxb} = 2 \, nm$ ,  $V_{DS} = 0.5 \, V$ ,  $\phi_{M2} = 4.17 \, V$ ,  $\phi_{M1} = 4.77 \, V$ .

# III. RESULTS AND DISCUSSION

The 2-D device simulator ATLAS was used to verify the proposed P-IV based DM DG FD SOI MOSFET. The base of our device model is that it has considered the doping distribution i.e.  $N_a(y)\Big|_{y=t_{SI}}$ , dependent on the thickness of the silicon film through Pearson-IV distribution. It gives more accurate picture of the device instead of considering doping distribution constant i.e.  $N_a$ . Along with this, all parameters i.e. drain current, transconductance, channel resistance, depletion layer capacitance were calculated keeping potential at the center in view instead of surface potential (Fig. 3-7). Because of double gate, main consideration must be on potential at the center,  $\phi_c$ , than at the surface,  $\phi_s$ , which is required in case of single gate MOS. In our device,  $\phi_c$  is greater than  $\phi_c$  as shown in the Fig. 2.

Fig. 8 shows the variation of drain-source current with drain-source voltage for various gate voltages. It is further compared with simulated data of dual material double gate model and double gate model. DM DG MOSFET shows a definite enhancement over simple DG MOSFET because of the difference in work function of the materials. Also by considering the Pearson-IV doping distribution a remarkable increase in drain current is observed. For a slight change in skewness, a large change



**Fig. 8.**  $I_{DS}-V_{DS}$  characteristics of the Pearson-IV DM DG and DG FD SOI MOSFETs for a channel length  $L_g=0.1\,\mu m$ . Other parameters are  $L_1=L_2=50\,nm$ ,  $V_{DS}=0.5\,V$ ,  $\phi_{M1}=5.25\,V$ ,  $\phi_{M2}=4.17\,V$ ,  $t_{SI}=12\,nm$ ,  $t_{oxf}=t_{oxb}=2\,nm$ .



Fig. 9. Transconductance  $g_m$  for Pearson-IV DM DG and DG FD SOI MOSFETs for a channel length  $L_g=0.1\,\mu m$ .



Fig. 10. Channel resistance  $r_{ds}$  for Pearson-IV DM DG and DG FD SOI MOSFETs for a channel length  $L_{o}=0.1\,\mu m$ .

in drain current is noticed. So, these moments, skewness and kurtosis are important in device modeling and cannot be neglected.

Fig. 9 is the plot of channel transconductance with gate voltage and compared with simulated data. The transconductance increases with increase in gate voltage because of the increased number of carriers moving through center of the channel. In Fig. 10 the variation of channel resistance with  $V_{\rm gs}$  is shown and compared with simulated data. As we increase the  $V_{\rm gs}$ , channel resistance decreases because of the more energy implants move towards drain. Fig. 11 shows the capacitance with gate-source voltage. The capacitance increases with decrease in  $V_{\rm gs}$  because of the excess majority carriers accumulating under the gate when we decrease the  $V_{\rm gs}$ .



Fig. 11. Depletion layer capacitance for Pearson-IV DM DG and DG FD SOI MOSFETs for a channel length  $L_{\circ} = 0.1 \, \mu m$ .

### IV. CONCLUSIONS

For the first time, we have examined the effectiveness of the Pearson-IV type doping distribution and the potential at the centre of the channel of DM DG FD SOI MOSFET to extract the true picture of the device and comparing the results with the ATLAS simulations. Our results also established that the concept of DM DG (symmetric device) in a fully depleted SOI MOSFET minimizes the SCEs because of the step function profile of the channel potential.

# REFERENCES

- S. Cristoloveanu and F.Balsetra, "SOI technologies, material and devices", CAS'96, Proceedings, 1996, pp.3-12.
- [2] D.J.Frank, S.E.Laux, and M.V.Fischetti, "Momte-Carlo simulation of a 30-nm dual-gate MOSFET: how short can Si go?," in *Int. Electron Devices Meeting Tech.* Dig., 1992, pp. 553-556.
- [3] T.Furntsuka, M.Ogawa and N. Kawamura, "GaAs dual gate MESFET's," *IEEE Trans. Electron Devices*, vol. ED-25, 1978, pp. 580.
- [4] Y.K.Chen, G.W. Wang, D.C. Raduleson and L.F. Eastmen, "Comparison of microwave performance between single-gate and dual-gate MODFET's," *IEEE Electron Device Lett.*, 1988,vol. 9, pp.59.
- [5] K.Suzuki, S. Satoh, T. Tanaka and S. Ando, "Analytical models for symmetric thin-film double-gate silicon-on-insulator metal-oxide

- semiconductor field-effect transistors," *Jpn. J. Appl. Phy.*,vol 32, 1993, pp.4916-4922.
- [6] K.Suzuki, Y. Tanaka, Y. Tosaka, H.Horie, Y.Arimoto and T. Itoh, "Analytical surface potential expression for thin film double gate SOI MOSFET's," *Solid State Electronics.*, vol. 37, 1994, pp. 327-332.
- [7] W.K.Wofker, Philips Research Report Suppl., 8, 41 (1975).
- [8] H.O.Joachin, Y. Yamaguchi, K. Ishikawa, I. Inoune and T. Nishimura, "Simulation and two dimensional analytical modeling of subthreshold slope in ultra thin film SOI MOSFET's down to 0.1μm gate length," *IEEE Transaction on Electron Devices*, vol. 40, 1993, pp. 1812-1817.
- [9] R.H.Yan, A. Ourmazd and K.F.Lee, "Scaling the Si MOSFET: from bulk to SOI", *IEEE Transactions* on Electron Devices, Vol. 39, pp. 1704-1710, 1992.
- [10] K.Suzuki, T. Tanaka, Y. Tosaka, H.Horie and Y.Arimoto, "Scaling theory for double gate SOI MOSFET's", *IEEE Transactions on Electron Devices*, vol. 40, No. 12, 1993, pp. 2326-2239.
- [11] G.Venkateshwar Reddy and M. Jagdesh Kumar, "A New Dual Material Double-Gate Nanoscale SOI MOSFET—Two-Dimensional Analytical Modeling and Simulation", *IEEE Transaction on*  Nanotechnology, vol.4, No.2 March 2005, pp.260-268.
- [12] P. Hashemi, A. Behnam, E. Fathi, A. Afzali-Kusha, M.El Nokali, "2-D modeling of potential distribution and threshold voltage of short channel fully depleted dual material gate SOI MESFET", Solid State Electroics, 49,2005, pp.1341-1346.
- [13] Manoj K Pandey, Sujata Sen and R S Gupta, "Thermal characterization of a double-gate silicon-on-insulator MOSFET", *J. Phys. D: Appl.Phys.* 32, 1999, pp. 344-349.
- [14] Charles G. Sodini, Ping-Keung Ko and John L. Moll, "The effect of high fields on MOS Device and Circuit Performance", *IEEE Transactions on Electron Devices*, Vol. ED-31, No. 10, Oct. 1984, pp. 1386-1393.
- [15] Akers A, "The effect of field dependent mobility on the threshold voltage of a small geometry MOSFET", *Solid State Electronics*, vol. 23 1989, pp 173-175.

- [16] Alok Kushwaha, Manoj K Pandey and Anil Kumar Gupta, "Pearson-IV type doping distribution based DM DG FD SOI MOSFET", *Microwave and Optical Technology Letters*, vol. 48, no. 4, April 2007, pp. 979-986.
- [17] N. D. Arora, "MOSFET Models for VLSI Circuits Simulation", Springer-Verlag Wien, NY.



Alok Kushwaha was born in India on December 6, 1972. He received B.Tech and M.Tech in Electronics and Communication Engineering from Regional Engineering college Kurukshetra (now National Institute

of Technology)in 1994 and 2000. He is pursuing the Ph.D degree from NIT Kurukshetra. He joined Department of Electronics & Communication Engineering, Institute of Technology and Management, Gurgaon, India in 2001. Presently he is working as Assistant Professor in Institute of Technology and Management. His current research interest includes SOI device modeling and characterization, noise and integrated circuit design, neural network. He is life member of ISTE society.



Manoj K. Pandey received his M.Sc in Electronics from Kumaon University Nainital in 1994, and the Ph.D degree from Department of Electronics, University of Delhi South Campus in VLSI in 1999-2000.

He joined Semiconductor Devices Research Laboratory, University of Delhi in 1996. under the Project of Defense Research and Development Organization (DRDO), Ministry of Defense, Govt. of India. He joined N.C. Corporation Asia Pacific in 1999 and headed many scientific projects. He joined Department of Electronics and Communication Engineering, Institute of Technology and Management, Gurgaon, India in 2002 as Assistant Professor in 2002. Presently he is working as Associate Professor in it He has published more than 40 research papers in International/National Journals/Conferences. His current research interest includes SOI Device modeling and characterization, Noise and integrated circuit design. He has written two books in VLSI design

and VLSI technology and one book on multimedia is in press. He is life member of ISTE, and member of IEEE society.



Sujata Pandey received the B.Sc and M.Sc degree in electronics from Kurukshetra university in 1992 and 1994 and the Ph.D degree from Department of Electronics, University of Delhi South Campus in

Microeletronics in 1999. She joined Semiconductor Devices Research Laboratory, University of Delhi in 1996 under the Project of CSIR, Ministry of Science and Technology, Govt. of India. She joined Department of Electronics and Communication Engineering, Amity School of Engineering and Technology in 2001 as Assistant Professor. She has published more than 35 research papers in International / National Journals /Conferences. Her current research interest includes modeling and characterization of HEMT and SOI Device and integrated circuit design. She is member of IEEE society.



Anil Kumar Gupta obtained B.Tech. in Electrical Engineering from G.B.Pant University of Agriculture and Technology, Pant Nagar (India) in 1972. He received M.Tech. and Ph.D. in Electrical

Engineering from Indian Institute of Technology, Kanpur (India) in 1974 and 1984 respectively. During the period 1974-78 he served All India Radio as Assistant Station Engineer. Since 1985, he is in teaching profession. He has been working at N.I.T. Kurukshetra as Professor since 1997. The areas of his research interest are solid state devices and technology, analog and digital design, ultrasonic instrumentation and information theory.