• Title/Summary/Keyword: silicidation

Search Result 91, Processing Time 0.023 seconds

Fabrication of Schottky barrier Thin-Film-Transistor (SB-TFT) on glass substrate with metallic source/drain

  • Jang, Hyun-June;Oh, Jun-Seok;Cho, Won-Ju
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2010.06a
    • /
    • pp.343-343
    • /
    • 2010
  • In this paper, Schottky barrier thin-film-transistors (SB-TFTs) with platinum silicide at source/drain region based on glass substrate were fabricated. Poly-silicon on glass substrates was crystallized by excimer laser annealing (ELA) method. The formation of pt-silicide at source/drain region is the most important process for SB-TFTs fabrication. We study the optimal condition of Pt-silicidation on glass substrate. Also, we propose this device as promising structure in the future.

  • PDF

Improvement of Thermal Stability of Nickel Silicide Using Co-sputtering of Ni and Ti for Nano-Scale CMOS Technology

  • Li, Meng;Oh, Sung-Kwen;Shin, Hong-Sik;Lee, Hi-Deok
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.3
    • /
    • pp.252-258
    • /
    • 2013
  • In this paper, a thermally stable nickel silicide technology using the co-sputtering of nickel and titanium atoms capped with TiN layer is proposed for nano-scale metal oxide semiconductor field effect transistor (MOSFET) applications. The effects of the incorporation of titanium ingredient in the co-sputtered Ni layer are characterized as a function of Ti sputtering power. The difference between the one-step rapid thermal process (RTP) and two-step RTP for the silicidation process has also been studied. It is shown that a certain proportion of titanium incorporation with two-step RTP has the best thermal stability for this structure.

A Consideration of Void Formation Mechanism at Gate Edge Induced by Cobalt Silicidation (코발트 실리사이드에 의한 게이트 측벽 기공 형성에 대한 고찰)

  • 김영철;김기영;김병국
    • Korean Journal of Crystallography
    • /
    • v.12 no.3
    • /
    • pp.166-170
    • /
    • 2001
  • Dopants implanted in silicon substrate affect the reaction between cobalt and silicon substrate. Phosphorous, unlike boron and arsenic, suppressing the reaction between cobalt and silicon induces CoSi formation during a low temperature thermal treatment instead of CoSi₂formation. The CoSi layer should move to the silicon substrate to fill the vacant volume that is generated in the silicon substrate due to the silicon out-diffusion into the cobalt/CoSi interface. The movement of CoSi at gate sidewall spacer region is suppressed by a cohesion between gate oxide and CoSi layers, resulting in a void formation at the gate sidewall spacer edge.

  • PDF

The Methodology of Systematic Global Calibration for Process Simulator

  • Lee, Jun-Ha;Lee, Hoong-Joo
    • Transactions on Electrical and Electronic Materials
    • /
    • v.5 no.5
    • /
    • pp.180-184
    • /
    • 2004
  • This paper proposes a novel methodology of systematic global calibration and validates its accuracy and efficiency with application to memory and logic devices. With 175 SIMS profiles which cover the range of conditions of implant and diffusion processes in the fabrication lines, the dominant diffusion phenomenon in each process temperature region has been determined. Using the dual-pearson implant model and fully-coupled diffusion model, the calibration was performed systematically. We applied the globally calibrated process simulator parameters to memory and logic devices to predict the optimum process conditions for target device characteristics.

Low-Temperature Poly-Si TFT Charge Trap Flash Memory with Sputtered ONO and Schottky Junctions

  • An, Ho-Myoung;Kim, Jooyeon
    • Transactions on Electrical and Electronic Materials
    • /
    • v.16 no.4
    • /
    • pp.187-189
    • /
    • 2015
  • A charge-trap flash (CTF) thin film transistor (TFT) memory is proposed at a low-temperature process (≤ 450℃). The memory cell consists of a sputtered oxide-nitride-oxide (ONO) gate dielectric and Schottky barrier (SB) source/drain (S/D) junctions using nickel silicide. These components enable the ultra-low-temperature process to be successfully achieved with the ONO gate stacks that have a substrate temperature of room temperature and S/D junctions that have an annealing temperature of 200℃. The silicidation process was optimized by measuring the electrical characteristics of the Ni-silicided Schottky diodes. As a result, the Ion/Ioff current ratio is about 1.4×105 and the subthreshold swing and field effect mobility are 0.42 V/dec and 14 cm2/V·s at a drain voltage of −1 V, respectively.

A study on silicidation and properties of titanium film on polysilicon by rapid thermal annealing (다결정 실리콘 위에서의 titanium silicide 형성과 그 특성)

  • 김영수;한원열;박영걸
    • Electrical & Electronic Materials
    • /
    • v.4 no.4
    • /
    • pp.304-311
    • /
    • 1991
  • 본 연구에서는 p형(100) 실리콘 기판 위에 LPCVD법으로 산화막과 다결정 실리콘을 증착하고 그 위에 Magnetron Sputtering법으로 티타늄을 500.angs.을 증착한 후, 열처리 온도 500-900.deg.C 사이에서 열처리 시간을 변화시키면서 N$_{2}$ 분위기 속에서 급속 열처리하여 티타늄 실리사이드를 형성하고 그 특성을 조사하였다. 500-600.deg.C 온도 범위에서 10초간 열처리한 시료에서는 실리사이드상은 나타나지 않고, 산소등의 불순물이 티타늄 박막 내로 확산되어 600.deg.C에서 면 저항이 최대값을 보였으며 열처리 온도는 675-750.deg.C로 높이자 TiSi상이 나타나면서 면저항이 감소되고 결정립의 크기가 크게 증가하였다. 또한 열처리온도 800.deg.C에서 나타나기 시작한 TiSi$_{2}$상은 열처리 온도 850.deg.C까지 TiSi상과 공존하면서 면저항과 reflectance는 계속 감소했다. 900.deg.C에서 10초간 열처리한 시료에서는 orthorhombic구조의 완전한 실리사이드 상만 나타났다. 최종적인 티타늄 실리사이드 박막의 두께는 1200.angs.이며 비저항은 18.mu..OMEGA.cm였다.

  • PDF

Nickel Film Deposition Using Plasma Assisted ALD Equipment and Effect of Nickel Silicide Formation with Ti Capping Layer (Plasma Assisted ALD 장비를 이용한 니켈 박막 증착과 Ti 캡핑 레이어에 의한 니켈 실리사이드 형성 효과)

  • Yun, Sang-Won;Lee, Woo-Young;Yang, Chung-Mo;Ha, Jong-Bong;Na, Kyoung-Il;Cho, Hyun-Ick;Nam, Ki-Hong;Seo, Hwa-Il;Lee, Jung-Hee
    • Journal of the Semiconductor & Display Technology
    • /
    • v.6 no.3
    • /
    • pp.19-23
    • /
    • 2007
  • The NiSi is very promising candidate for the metallization in 45 nm CMOS process such as FUSI(fully silicided) gate and source/drain contact because it exhibits non-size dependent resistance, low silicon consumption and mid-gap workfunction. Ni film was first deposited by using ALD (atomic layer deposition) technique with Bis-Ni precursor and $H_2$ reactant gas at $220^{\circ}C$ with deposition rate of $1.25\;{\AA}/cycle$. The as-deposited Ni film exhibited a sheet resistance of $5\;{\Omega}/{\square}$. RTP (repaid thermal process) was then performed by varying temperature from $400^{\circ}C$ to $900^{\circ}C$ in $N_2$ ambient for the formation of NiSi. The process temperature window for the formation of low-resistance NiSi was estimated from $600^{\circ}C$ to $800^{\circ}C$ and from $700^{\circ}C$ to $800^{\circ}C$ with and without Ti capping layer. The respective sheet resistance of the films was changed to $2.5\;{\Omega}/{\square}$ and $3\;{\Omega}/{\square}$ after silicidation. This is because Ti capping layer increases reaction between Ni and Si and suppresses the oxidation and impurity incorporation into Ni film during silicidation process. The NiSi films were treated by additional thermal stress in a resistively heated furnace for test of thermal stability, showing that the film heat-treated at $800^{\circ}C$ was more stable than that at $700^{\circ}C$ due to better crystallinity.

  • PDF

Fabrication and Electrical Characteristics of $p^{+}$-n Ultra Shallow Junction Diode with Co/Ti Bilayer Silicide (Co/Ti 이중막 실리사이드를 이용한 $p^{+}$-n극저접합 다이오드의 제작과 전기적 특성)

  • Chang, Gee-Keun;Ohm, Woo-Yong;Chang, Ho-Jung
    • Korean Journal of Materials Research
    • /
    • v.8 no.4
    • /
    • pp.288-292
    • /
    • 1998
  • The p*-n ultra shallow junction diode with Co/Ti bilayer silicide was formed by ion implantation of $BF_{2}$ energy : 30KeV, dose : $5\times10^{15}cm^{-2}$] onto the n-well Si(100) region and RTA-silicidation of the evaporated Co($120\AA$)/Ti($40\AA$) double layer. The fabricated diode exhibited ideality factor of 1.06, specific contact resistance of $1.2\times10^{-6}\Omega\cdot\textrm{cm}^2$ and leakage current of $8.6\muA/\textrm{cm}^2$(-3V) under the reverse bias of 3V. The sheet resistance of silicided emitter region, the boron concentration at silicide/Si interface and the junction depth including silicide layer of ($500\AA$ were about $8\Omega\Box$, $6\times10^{19}cm^{-3}$, and $0.14\mu{m}$, respectively. In the fabrication of diode, the application of Co/Ti bilayer silicide brought improvement of ideality factor on the current-voltage characteristics as well as reduction of emitter sheet resistance and specific contact resistance, while it led to a little increase of leakage current.

  • PDF

Property of Nickel Silicides with Hydrogenated Amorphous Silicon Thickness Prepared by Low Temperature Process (나노급 수소화된 비정질 실리콘층 두께에 따른 저온형성 니켈실리사이드의 물성 연구)

  • Kim, Jongryul;Choi, Youngyoun;Park, Jongsung;Song, Ohsung
    • Korean Journal of Metals and Materials
    • /
    • v.46 no.11
    • /
    • pp.762-769
    • /
    • 2008
  • Hydrogenated amorphous silicon(a-Si : H) layers, 120 nm and 50 nm in thickness, were deposited on 200 $nm-SiO_2$/single-Si substrates by inductively coupled plasma chemical vapor deposition(ICP-CVD). Subsequently, 30 nm-Ni layers were deposited by E-beam evaporation. Finally, 30 nm-Ni/120 nm a-Si : H/200 $nm-SiO_2$/single-Si and 30 nm-Ni/50 nm a-Si:H/200 $nm-SiO_2$/single-Si were prepared. The prepared samples were annealed by rapid thermal annealing(RTA) from $200^{\circ}C$ to $500^{\circ}C$ in $50^{\circ}C$ increments for 30 minute. A four-point tester, high resolution X-ray diffraction(HRXRD), field emission scanning electron microscopy (FE-SEM), transmission electron microscopy (TEM), and scanning probe microscopy(SPM) were used to examine the sheet resistance, phase transformation, in-plane microstructure, cross-sectional microstructure, and surface roughness, respectively. The nickel silicide on the 120 nm a-Si:H substrate showed high sheet resistance($470{\Omega}/{\Box}$) at T(temperature) < $450^{\circ}C$ and low sheet resistance ($70{\Omega}/{\Box}$) at T > $450^{\circ}C$. The high and low resistive regions contained ${\zeta}-Ni_2Si$ and NiSi, respectively. In case of microstructure showed mixed phase of nickel silicide and a-Si:H on the residual a-Si:H layer at T < $450^{\circ}C$ but no mixed phase and a residual a-Si:H layer at T > $450^{\circ}C$. The surface roughness matched the phase transformation according to the silicidation temperature. The nickel silicide on the 50 nm a-Si:H substrate had high sheet resistance(${\sim}1k{\Omega}/{\Box}$) at T < $400^{\circ}C$ and low sheet resistance ($100{\Omega}/{\Box}$) at T > $400^{\circ}C$. This was attributed to the formation of ${\delta}-Ni_2Si$ at T > $400^{\circ}C$ regardless of the siliciation temperature. An examination of the microstructure showed a region of nickel silicide at T < $400^{\circ}C$ that consisted of a mixed phase of nickel silicide and a-Si:H without a residual a-Si:H layer. The region at T > $400^{\circ}C$ showed crystalline nickel silicide without a mixed phase. The surface roughness remained constant regardless of the silicidation temperature. Our results suggest that a 50 nm a-Si:H nickel silicide layer is advantageous of the active layer of a thin film transistor(TFT) when applying a nano-thick layer with a constant sheet resistance, surface roughness, and ${\delta}-Ni_2Si$ temperatures > $400^{\circ}C$.

Property and Microstructure Evolution of Nickel Silicides for Poly-silicon Gates (게이트를 상정한 니켈 실리사이드 박막의 물성과 미세구조 변화)

  • Jung Youngsoon;Song Ohsung;Kim Sangyoeb;Choi Yongyun;Kim Chongjun
    • Korean Journal of Materials Research
    • /
    • v.15 no.5
    • /
    • pp.301-305
    • /
    • 2005
  • We fabricated nickel silicide layers on whole non-patterned wafers from $p-Si(100)SiO_2(200nm)$/poly-Si(70 nm)mn(40 nm) structure by 40 sec rapid thermal annealing of $500\~900^{\circ}C$. The sheet resistance, cross-sectional microstructure, surface roughness, and phase analysis were investigated by a four point probe, a field emission scanning electron microscope, a scanning probe microscope, and an X-ray diffractometer, respectively. Sheet resistance was as small as $7\Omega/sq$. even at the elevated temperature of $900^{\circ}C$. The silicide thickness and surface roughness increased as silicidation temperature increased. We confirmed the nickel silicides iron thin nickel/poly-silicon structures would be a mixture of NiSi and $NiSi_2$ even at the $NiSi_2$ stable temperature region.