#### TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS Vol. 16, No. 4, pp. 187-189, August 25, 2015



pISSN: 1229-7607 eISSN: 2092-7592 DOI: http://dx.doi.org/10.4313/TEEM.2015.16.4.187 OAK Central: http://central.oak.go.kr

# Low-Temperature Poly-Si TFT Charge Trap Flash Memory with Sputtered ONO and Schottky Junctions

Ho-Myoung An

Department of Electronics, Osan University, Osan 447-749, Korea

Jooyeon Kim<sup>†</sup>

School of Electrical Electronics Engineering, Ulsan College, Ulsan 680-749, Korea

Received June 8, 2015; Revised June 17, 2015; Accepted July 15, 2015

A charge-trap flash (CTF) thin film transistor (TFT) memory is proposed at a low-temperature process ( $\leq 450$  °C). The memory cell consists of a sputtered oxide-nitride-oxide (ONO) gate dielectric and Schottky barrier (SB) source/drain (S/D) junctions using nickel silicide. These components enable the ultra-low-temperature process to be successfully achieved with the ONO gate stacks that have a substrate temperature of room temperature and S/D junctions that have an annealing temperature of 200 °C. The silicidation process was optimized by measuring the electrical characteristics of the Ni-silicided Schottky diodes. As a result, the Ion/Ioff current ratio is about  $1.4 \times 10^5$  and the subthreshold swing and field effect mobility are 0.42 V/dec and 14 cm<sup>2</sup>/V·s at a drain voltage of -1 V, respectively.

**Keywords:** Low-temperature polycrystalline silicon (LTPS), Charge-trap flash (CTF), Thin film transistor (TFT), Schottky barrier (SB) junction, Ni-silicide

### **1. INTRODUCTION**

Low-temperature polycrystalline silicon (LTPS) thin film transistors (TFTs) have been widely used for applications such as switches in active-matrix liquid crystal displays (AMLCDs) and active-matrix organic light emitting diodes (AMOLED) because of their high field effect carrier mobility, high driving current and uniformity of polycrystalline silicon (poly-Si) compared to conventional amorphous silicon (a-Si) [1,2]. In addition, further improvement in the performance of the poly-Si TFT can enable the integration of various functional devices, such as the memory and controller, on a glass panel to achieve system-onpanel (SOP) display. The low-power consumption is the highest priority requirement for various SOP applications [3]. However, the increase in power consumption and degradation of the

<sup>†</sup> Author to whom all correspondence should be addressed: E-mail: joo@uc.ac.kr

Copyright ©2015 KIEEME. All rights reserved.

This is an open-access article distributed under the terms of the Creative Commons Attribution Non-Commercial License (http://creativecommons.org/licenses/by-nc/3.0) which permits unrestricted noncommercial use, distribution, and reproduction in any medium, provided the original work is properly cited. panel's brightness still persists in SOP applications. However, the increase in power consumption and degradation of the panel's brightness still persist in SOP applications.

Recently, in order to completely solve these problems, nonvolatile memories (NVMs) have been embedded as the memories of flat panel display pixels due to their ability to store images in electric devices and reduce the degradation in the brightness of the panel [4]. For LTPS NVMs, an oxide-nitride-oxide (ONO) stack structure functioned as the blocking-charge trappingtunneling layer.

However, ultra-thin ONO film formation at a low temperature has not been investigated. On the other hand, innovations in low-temperature fabrication have been proposed in flash memory with Schottky barrier (SB) source/drain (S/D). The SB S/D has numerous advantages; it is a simple low-temperature process (less than 500°C), and offers low parasitic S/D resistance and strong short-channel-effect immunity. Furthermore, it has inherent physical scalability to sub-100-nm gate lengths [5-8].

In this work, we present the low-temperature TFT charge-trap flash memory with sputtered ONO gate dielectric and SB S/D junction.

#### 2. EXPERIMENTS

Figure 1 shows the schematic structure of an LTPS NVM cell with sputtered ONO and SB S/D using Ni silicide. First, we used a furnace system to grow 300-nm-thick thermal oxide on the p-Si wafers for the insulting layer. Then, a 100-nm-thick a-Si layer was deposited on an SiO<sub>2</sub>/p-Si substrate using low-pressure chemical-vapor deposition, by the dissociation of SiH4 gas. Subsequently, solid-phase crystallization (SPC) was performed for 24 hours in ambient N<sub>2</sub> by using an annealing furnace. After standard RCA cleaning, the active region with a 20 µm channel length of poly-Si SB-TFTs was defined by photolithography and plasma reactive ion etching (RIE) processes. In order to form the metallic junctions at the S/D regions, we deposited a 30-nm-thick Ni film by using an e-beam evaporator.



Fig. 1. (a) Schematic structure and (b) optical image of fabricated LTPS NVM cell with sputtered ONO and SB S/D using Ni silicide.

Subsequently, to form the Ni-silicide source/drain, rapid thermal annealing (RTA) was performed at 300 °C for 30 sec in ambient N<sub>2</sub>. Subsequently, an ONO layer with a thickness of 5/10/50 nm was deposited in-situ by using DC-magnetron sputtering. The thicknesses of the ONO stacks were confirmed to be 5/10/10 nm by spectroscopic ellipsometry. Using the e-beam evaporator, the following deposition of the 150-nm-thick Al film for the gate electrodes was conducted. Then, the gate electrode was patterned with a channel width of 20  $\mu$ m.

Finally, the fabricated devices, as shown in Fig. 1(b), were annealed in 2% diluted ambient hydrogen ( $H_2/N_2$ ) at 450 °C for 30 minutes to improve the electrical characteristics. All electrical measurements were performed at room temperature, and the channel width/length (W/L) of the fabricated devices were 20/20  $\mu$ m.

### 3. RESULTS AND DISCUSSION

In order to determine the annealing temperature condition



Fig. 2. Current density-applied voltage characteristics for Ni-silicided Schottky diodes.



Fig. 3. (a)  $I_D$ - $V_G$  transfer and (b)  $I_D$ - $V_D$  output characteristics.

of Ni-silicide S/D, the junction current density and the applied voltage (I-V curves) was investigated for different annealing temperatures from  $100^{\circ}$  to  $400^{\circ}$  at the n-type Si substrate, as shown in Fig. 2.

In order to form the junction diode with Schottky barrier, a 30-nm-thick Ni film was deposited by using an e-beam evaporator at room temperature. Subsequently, the silicidation annealing process was performed from 100 °C to 400°C for 30 sec in



Fig. 4. I<sub>D</sub>-V<sub>G</sub> memory window characteristics.

ambient N2.

The results indicate that only the Ni-silicide/n-Si contact annealed at 300 °C has the highest electron barrier height (or the lowest hole barrier height), while the different annealed conditions at 100, 200 and 400 °C have significantly higher leakage currents at a reverse bias. Based on these data, we determined the optimal annealing temperature to be 300 °C because of the lowest reverse bias leakage current, and the best rectifying property with a near unity ideality factor. The Schottky barrier height value for electrons was deduced as 0.685 eV from linear fittings based on the thermal emission model [9].

Based on the optimized condition of Ni-silicide S/D, Figure 3 shows the drain current-gate voltage ( $I_D$ - $V_G$ ) and drain currentdrain voltage ( $I_D$ - $V_D$ ) curves for the fabricated TFTs with sputtered ONO gate dielectric and Ni silicided S/D junctions.

The Ion/Ioff current ratio is about  $1.4 \times 10^5$  and the subthreshold swing (SS) and field effect mobility ( $\mu_{FE}$ ) are 0.42 V/dec and 14 cm<sup>2</sup>/V·s at a drain voltage of -1 V, respectively, as shown in Fig. 3(a). Figure 2(b) shows the drain current-drain voltage ( $I_D$ - $V_D$ ) curves as a function of gate voltage applied from 0 V to -7 V with -1 V steps. The behavior is typical of field effect TFTs showing partial saturation effects at high  $V_D$ . These results indicate that the fabricated device has superior performance, such as the high on current, high  $\mu_{FE}$ , small SS.

Finally, Figure 5 shows the memory window versus the gate voltages for the TFT. The gate biases were varied from -10 to 10 V

during the  $I_D$ - $V_G$  sweep. The memory window was found to be 2.2 V. This result indicates that many charges could be trapped in the  $Si_3N_4$  trapping layer (10 nm-thick) deposited by the ONO layer.

## 4. CONCLUSIONS

This research proposes a charge-trap flash TFT structure that has a sputtered ONO gate dielectric and Ni-silicide SB S/D junctions at a low-temperature. As a result, the Ion/Ioff current ratio is about  $1.4 \times 10^5$ , and the SS and  $\mu_{FE}$  are 0.42 V/dec and 14 cm²/V·s at a drain voltage of -1 V, respectively. A memory window of 2.2 V was obtained. These LPTS TFTs memories with sputtered ONO films and Ni-silicided S/D junctions are very useful for fabrication of the small-dimension system on the panel.

#### ACKNOWLEDGMENT

This work was supported by the 2014 Research Fund of Ulsan College, in South Korea.

## REFERENCES

- M. Zhang, W. Zhou, R. Chen, M. Wong, and H. S. Kwok, Microelectronics Reliability, 54, 30 (2014). [DOI: http://dx.doi. org/10.1016/j.microrel.2013.07.082]
- S. W. Jung, S. H. Hwang, and J. Yi, Thin Solid Films, 517, 362 (2008). [DOI: http://dx.doi.org/10.1016/j.tsf.2008.08.045]
- S. C. Chen, T. C. Chang, P. T. Liu, Y. C. Wu, P. H. Yeh, C. F. Weng, S.
  M. Sze, C. Y. Chang, and C. H. Lien, Appl. Phys. Lett., 90, 122111 (2007). [DOI: http://dx.doi.org/10.1063/1.2715443]
- [4] S. W. Jung, K. S. Jang, Y. J. Lee, Z. Jin, and J. S. Yi, Materials Science and Engineering: B, 167, 167 (2010). [DOI: http://dx.doi. org/10.1016/j.mseb.2010.01.059]
- [5] C. K. Huang, W. E. Zhang, and C. H. Yang, IEEE Trans. Electron Devices, 45, 842 (1998). [DOI: http://dx.doi. org/10.1109/16.662789]
- [6] J. M. Larson and J. P. Snyder, IEEE Trans. Electron Devices, 53, 1048 (2006). [DOI: http://dx.doi.org/10.1109/TED.2006.871842]
- M. Jang, Y. Kim, J. Shin, S. Lee, and K. Park, Appl. Phys. Lett., 84, 741 (2004). [DOI: http://dx.doi.org/10.1063/1.1645665]
- [8] M. Nishisaka, S. Matsumoto, and T. Asano, Jpn. J. Appl. Phys., 42, 2009 (2003). [DOI: http://dx.doi.org/10.1143/JJAP.42.2009]
- [9] R. T. Tung, Mater. Sci. Eng., 35, 1 (2001). [DOI: http://dx.doi. org/10.1016/S0927-796X(01)00037-7]