• 제목/요약/키워드: self bias voltage

검색결과 75건 처리시간 0.034초

장파장 OEIC의 제작 및 특성 (Fabrication and Characteristics of Long Wavelength Receiver OEIC)

  • 박기성
    • 한국광학회:학술대회논문집
    • /
    • 한국광학회 1991년도 제6회 파동 및 레이저 학술발표회 Prodeedings of 6th Conference on Waves and Lasers
    • /
    • pp.190-193
    • /
    • 1991
  • The monolithically integrated receiver OEIC using InGaAs/InP PIN PD, junction FET's and bias resistor has been fabricated on semi-insulating InP substrate. The fabrication process is highly compatible between PD and self-aligned JFET, and reduction in gate length is achieved using an anisotropic selective etching and a non-planar OMVPE process. The PIN photodetector with a 80 ${\mu}{\textrm}{m}$ diameter exhibits current of less than 5 nA and a capacitance of about 0.35 pF at -5 V bias voltage. An extrinsic transconductance and a gate-source capacitance of the JFET with 4 ${\mu}{\textrm}{m}$ gate length (gate width = 150 ${\mu}{\textrm}{m}$) are typically 45 mS/mm and 0.67 pF at 0 V, respectively. A voltage gain of the pre-amplifier is 5.5.

  • PDF

Digital Sample and Hold 증폭기를 사용한 드리프트 자체 보상형 자속계의 제작 (Drift Self-compensating type Flux-meter Using Digital Sample and Hold Amplifier)

  • 가은미;손대락
    • 한국자기학회지
    • /
    • 제15권6호
    • /
    • pp.332-335
    • /
    • 2005
  • 자속계의 경우 입력전압을 적분하여야 되기 때문에 연산증폭기의 입력 바이어스 전류가 있으면 적분기의 출력이 드리프트하게 된다. 본 연구에서는 이 드리프트를 자동으로 측정하고 보상하기 위하여 전압변동이 없는 디지털 sample and hold증폭기를 자속계에 도입하여 제작하였다. 개발한 자속계의 경우 적분기의 시간상수 $RC=10^{-3}$ s에서 드리프트가 $5{\times}10^{-8}\;Wb/s$ 이하였다.

Interfacial Energetics of All Oxide Transparent Photodiodes

  • Yadav, Pankaj;Kim, Hong-sik;Patel, Malkeshkumar;Kim, Joondong
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2016년도 제50회 동계 정기학술대회 초록집
    • /
    • pp.390.1-390.1
    • /
    • 2016
  • The present work explains the interfacial energetics of all oxide transparent photodiodes. The optical, structural and morphological of copper oxides were systematically analyse by UV-Visible spectrometer, X-Ray diffraction, Raman spectroscopy, Scanning electron microscopy (SEM) and Atomic force microscopy measurements (AFM). The UV-Visible result exhibits optical bandgap of Cu2O and CuO as 2.2 and 2.05 eV respectively. SEM and AFM result shows a uniform grain size distribution in Cu2O and CuO thin films with the average grain size of 45 and 40 nm respectively. The results of Current-Voltage and Kelvin probe force microscope characteristics describe the electrical responses of the Cu2O/ZnO and CuO/ZnO heterojunctions photodiodes. The obtained electrical response depicts the approximately same knee voltages with a measurable difference in the absolute value of net terminal current. More over the present study realizes the all oxide transparent photodiode with zero bias photocurrent. The presented results lay the template for fabricating and analysing the self-bias all oxide transparent photodetector.

  • PDF

자체 바이어스를 갖는 Folded Cascode OP Amp를 사용한 Single Pixel Photon Counter 설계 (Design of a single-pixel photon counter using a self-biased folded cascode operational amplifier)

  • 장지혜;황윤금;강민철;전성채;허영;하판봉;김영희
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2009년도 춘계학술대회
    • /
    • pp.678-681
    • /
    • 2009
  • 본 논문에서는 자체 바이어스가 되는 Folded Cascode CMOS OP Amp를 이용하여 싱글 픽셀 포톤 계수기 회로를 설계하였다. 전압 바이어스 회로가 필요 없으므로 싱글 픽셀의 레이아웃 면적을 줄이고 전류 소모를 줄일 수 있다. 매그나칩 반도체 $0.18{\mu}m$ CMOS 공정을 이용하여 설계된 CSA(Charge Sensitive Amplifier)의 신호 전압은 이론치인 151mV이 근접한 138mV로 simulation되었다. 그리고 싱글 픽셀의 레이아웃 크기는 $100{\mu}m{\times}100{\mu}m$이다.

  • PDF

서브미크론 MESFET의 DC 특성 (The DC Characteristics of Submicron MESFEFs)

  • 임행상;손일두;홍순석
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제10권10호
    • /
    • pp.1000-1004
    • /
    • 1997
  • In this paper the current-voltage characteristics of a submicron GaAs MESFET is simulated by using the self-consistent ensemble Monte Carlo method. The numerical algorithm employed in solving the two-dimensional Poisson equation is the successive over-relaxation(SOR) method. The total number of employed superparticles is about 1000 and the field adjusting time is 10fs. To obtain the steady-state results the simulation is performed for 10ps at each bias condition. The simulation results show the average electron velocity is modified by the gate voltage.

  • PDF

Low-Voltage Current Feed-back Amplifier

  • Wisetphanichkij, Sompong;Dejhan, Kobchai;Suklueng, Montri
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2005년도 ICCAS
    • /
    • pp.1877-1880
    • /
    • 2005
  • This paper proposed the new current feed-back amplifier for low supply voltage application. The input stage was designed to be a class-AB circuit and achieve the low supply-voltage operation down to $2V_{TH}+2V_{DS(SAT)}$. With the self-adjust bias current, the high performance can be adopted with high stability. The circuit was successfully proven by the simulation with MOSIS 0.5 ${\mu}$m MOS technology.

  • PDF

Effects of Channel Electron In-Plane Velocity on the Capacitance-Voltage Curve of MOS Devices

  • Mao, Ling-Feng
    • ETRI Journal
    • /
    • 제32권1호
    • /
    • pp.68-72
    • /
    • 2010
  • The coupling between the transverse and longitudinal components of the channel electron motion in NMOS devices leads to a reduction in the barrier height. Therefore, this study theoretically investigates the effects of the in-plane velocity of channel electrons on the capacitance-voltage characteristics of nano NMOS devices under inversion bias. Numerical calculation via a self-consistent solution to the coupled Schrodinger equation and Poisson equation is used in the investigation. The results demonstrate that such a coupling largely affects capacitance-voltage characteristic when the in-plane velocity of channel electrons is high. The ballistic transport ensures a high in-plane momentum. It suggests that such a coupling should be considered in the quantum capacitance-voltage modeling in ballistic transport devices.

Analysis of Instability Mechanism under Simultaneous Positive Gate and Drain Bias Stress in Self-Aligned Top-Gate Amorphous Indium-Zinc-Oxide Thin-Film Transistors

  • Kim, Jonghwa;Choi, Sungju;Jang, Jaeman;Jang, Jun Tae;Kim, Jungmok;Choi, Sung-Jin;Kim, Dong Myong;Kim, Dae Hwan
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제15권5호
    • /
    • pp.526-532
    • /
    • 2015
  • We quantitatively investigated instability mechanisms under simultaneous positive gate and drain bias stress (SPGDBS) in self-aligned top-gate amorphous indium-zinc-oxide thin-film transistors. After SPGDBS ($V_{GS}=13V$and $V_{DS}=13V$), the parallel shift of the transfer curve into a negative $V_{GS}$ direction and the increase of on current were observed. In order to quantitatively analyze mechanisms of the SPGDBS-induced negative shift of threshold voltage (${\Delta}V_T$), we experimentally extracted the density-of-state, and then analyzed by comparing and combining measurement data and TCAD simulation. As results, 19% and 81% of ${\Delta}V_T$ were taken to the donor-state creation and the hole trapping, respectively. This donor-state seems to be doubly ionized oxygen vacancy ($V{_O}^{2+}$). In addition, it was also confirmed that the wider channel width corresponds with more negative ${\Delta}V_T$. It means that both the donor-state creation and hole trapping can be enhanced due to the increase in self-heating as the width becomes wider. Lastly, all analyzed results were verified by reproducing transfer curves through TCAD simulation.

자동 온도 보상 기법을 이용한 CMOS 내부 전원 전압 발생기 (CMOS Voltage down converter using the self temperature-compensation techniques)

  • 손종필;김수원
    • 대한전자공학회논문지SD
    • /
    • 제43권12호
    • /
    • pp.1-7
    • /
    • 2006
  • 본 논문에서는 자동 온도 보상 기법을 사용한 on-chip CMOS 내부 전원 전압 발생기를 제안하였다. PMOSFET의 경우, 게이트 바이어스 저압에 따라 온도의 변화에 대한 소오스-드레인간 전류 특성이 달라진다. 제안된 내부 전원 전압 발생기는 서로 다른 게이트 바이어스 전압에 두 개의 PMOSFET를 놓고, 이의 온도에 대한 서로 상이한 소오스-드레인간 전류 특성을 이용하여 내부 전원 전압 발생기 전체의 온도 의존도를 줄였다. 제안된 회로는 동부-아남 $0.18{\mu}m$ 공정을 이용하여 제작되었으며 측정 결과로 내부 전원 전압은 $-10^{\circ}C{\sim}100^{\circ}C$의 범위에서 $-0.49mV/^{\circ}C$의 온도 의존도를 보였으며 $2.2V{\sim}4.0V$의 동작 범위에서 외부 전압에 대하여 내부 전원 전압의 변화는 6mV/V를 나타내었다. 전체 전류소모는 $1.1{\mu}A@2.5V$로 저전력을 구현할 수 있었다.

Investigation of the Scanning Tunneling Microscopy Image, the Stacking Pattern and the Bias-voltage Dependent Structural Instability of 2,2'-Bipyridine Molecules Adsorbed on Au(111) in Terms of Electronic Structure Calculations

  • Suh, Young-Sun;Park, Sung-Soo;Kang, Jin-Hee;Hwang, Yong-Gyoo;Jung, D.;Kim, Dong-Hee;Lee, Kee-Hag;Whangbo, M.-H.
    • Bulletin of the Korean Chemical Society
    • /
    • 제29권2호
    • /
    • pp.438-444
    • /
    • 2008
  • A self-assembled monolayer of 2,2'-bipyridine (22BPY) molecules on Au(111) underwent a structural phase transition when the polarity of a bias voltage was switched in scanning tunneling microscopy (STM) experiments. The nature of two bright spots representing each 22BPY molecule on Au(111) in the high-resolution STM images was identified by calculating the partial density plots for a monolayer of 22BPY molecules adsorbed on Au(111) using tight-binding electronic structure calculations. The stacking pattern of the chains of 22BPY molecules on Au(111) was explained by examining the intermolecular interactions between the 22BPY molecules based on first principles electronic structure calculations for a 22BPY dimer, (22BPY)2. The structural instability of the 22BPY molecule arrangement caused by a change in the bias voltage switch was investigated by estimating the adsorbate-surface interaction energy using a point-charge approximation for Au(111).