• 제목/요약/키워드: hot carrier degradation

검색결과 100건 처리시간 0.028초

Suppression of Gate Oxide Degradation for MOS Devices Using Deuterium Ion Implantation Method

  • Lee, Jae-Sung
    • Transactions on Electrical and Electronic Materials
    • /
    • 제13권4호
    • /
    • pp.188-191
    • /
    • 2012
  • This paper introduces a new method regarding deuterium incorporation in the gate dielectric including deuterium implantation and post-annealing at the back-end-of-the process line. The control device and the deuterium furnace-annealed device were also prepared for comparison with the implanted device. It was observed that deuterium implantation at a light dose of $1{\times}10^{12}-1{\times}10^{14}/cm^2$ at 30 keV reduced hot-carrier injection (HCI) degradation and negative bias temperature instability (NBTI) within our device structure due to the reduction in oxide charge and interface trap. Deuterium implantation provides a possible solution to enhance the bulk and interface reliabilities of the gate oxide under the electrical stress.

Degradation of High Performance Short Channel N-type Poly-Si TFT under the Electrical Bias Caused by Self-Heating

  • Choi, Sung-Hwan;Song, In-Hyuk;Shin, Hee-Sun;Park, Sang-Geun;Han, Min-Koo
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권2호
    • /
    • pp.1301-1304
    • /
    • 2007
  • We have investigated degradation of short channel n-type poly-Si TFTs with LDD under high gate and drain voltage stress due to self-heating. We have found that the threshold voltage of short channel TFT is shifted to negative direction on the selfheating stress, whereas the threshold voltage of long channel is moved to positive direction.

  • PDF

중수소 프라즈마 처리가 다결정 실리콘 TFT의 안정성에 미치는 영향에 관한 연구 (A Study on the Effect of Plasma Deuterium Treatment on Reliability of Poly-Silicon Thin Film Transistors)

  • 손송호;배성찬;김동환
    • 한국재료학회지
    • /
    • 제14권7호
    • /
    • pp.516-521
    • /
    • 2004
  • We applied a deuterium plasma treatment to the surface of polycrystalline silicon films using PECVD and observed the change with AFM, XRD, ET-IR, and SIMS measurement. A bias temperature stressing (BTS) test was carried out to evaluate the reliability of the thin-film transistors (TFT). TFTs with channel lengths as small as 2 ${\mu}m$ were electrically stressed fer up to 1000 sec at room temperature. From the parameter variation such as s-factor, leakage current and on/off ratio, we suggest that the deuterium plasma treatment suppress the hot carrier effect and improve the stability of TFTs.

고압의 수소 및 중수소 분위기에서 열처리된 실리콘 산화막의 전기적 특성 관찰 (Electrical Characteristics of Ultra-thin $SiO_2$ Films experienced Hydrogen or Deuterium High-pressure Annealing)

  • 이재성;백종무;도승우;장철영;이용현
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2005년도 하계학술대회 논문집 Vol.6
    • /
    • pp.29-30
    • /
    • 2005
  • Experimental results are presented for the degradation of 3 nm-thick gate oxide ($SiO_2$) under both Negative-bias Temperature Instability(NBTI) and Hot-carrier-induced(HCI) stresses using P and NMOSFETs that are annealed with hydrogen or deuterium gas at high-pressure (1~5 atm.). Statistical parameter variations depend on the stress conditions. We suggest that deuterium bonds in $SiO_2$ film is effective in suppressing the generation of traps related to the energetic hot electrons.

  • PDF

Avalanche Hot Source Method for Separated Extraction of Parasitic Source and Drain Resistances in Single Metal-Oxide-Semiconductor Field Effect Transistors

  • Baek, Seok-Cheon;Bae, Hag-Youl;Kim, Dae-Hwan;Kim, Dong-Myong
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제12권1호
    • /
    • pp.46-52
    • /
    • 2012
  • Separate extraction of source ($R_S$) and drain ($R_D$) resistances caused by process, layout variations and long term degradation is very important in modeling and characterization of MOSFETs. In this work, we propose "Avalanche Hot-Source Method (AHSM)" for simple separated extraction of $R_S$ and $R_D$ in a single device. In AHSM, the high field region near the drain works as a new source for abundant carriers governing the current-voltage relationship in the MOSFET at high drain bias. We applied AHSM to n-channel MOSFETs as single-finger type with different channel width/length (W/L) combinations and verified its usefulness in the extraction of $R_S$ and $R_D$. We also confirmed that there is a negligible drift in the threshold voltage ($V_T$) and the subthreshold slope (SSW) even after application of the method to devices under practical conditions.

High thermoelectric performance and low thermal conductivity in K-doped SnSe polycrystalline compounds

  • Lin, Chan-Chieh;Ginting, Dianta;Kim, Gareoung;Ahn, Kyunghan;Rhyee, Jong-Soo
    • Current Applied Physics
    • /
    • 제18권12호
    • /
    • pp.1534-1539
    • /
    • 2018
  • SnSe single crystal showed a high thermoelectric zT of 2.6 at 923 K mainly due to an extremely low thermal conductivity $0.23W\;m^{-1}\;K^{-1}$. It has anisotropic crystal structure resulting in deterioration of thermoelectric performance in polycrystalline SnSe, providing a low zT of 0.6 and 0.8 for Ag and Na-doped SnSe, respectively. Here, we presented the thermoelectric properties on the K-doped $K_xSn_{1-x}Se$ (x = 0, 0.1, 0.3, 0.5, 1.5, and 2.0%) polycrystals, synthesized by a high-temperature melting and hot-press sintering with annealing process. The K-doping in SnSe efficiently enhances the hole carrier concentration without significant degradation of carrier mobility. We find that there exist widespread Se-rich precipitates, inducing strong phonon scattering and thus resulting in a very low thermal conductivity. Due to low thermal conductivity and moderate power factor, the $K_{0.001}Sn_{0.999}Se$ sample shows an exceptionally high zT of 1.11 at 823 K which is significantly enhanced value in polycrystalline compounds.

DC 스트레스에 의해 노쇠화된 LDD MOSFET에서 문턱 전압과 Subthreshold 전류곡선의 변화 (The Shift of Threshold Voltage and Subthreshold Current Curve in LDD MOSFET Degraded Under Different DC Stress-Biases)

  • 이명복;이정일;강광남
    • 대한전자공학회논문지
    • /
    • 제26권5호
    • /
    • pp.46-51
    • /
    • 1989
  • DC 스트레스에 의해 노쇠화된 짧은 채널 LDD NMOSFET에서 문턱전압과 subthreshold 전류곡선의 변화를 관측하여 hot-carrier 주입에 의한 노쇠화를 연구하였다. 포화영역에서 정의된 문턱전압의 변화 ${Delta}V_{tex}$를 trapped charge에 기인한 변화성분 ${Delta}V_{ot}$와 midgap에서 문턱전압 영역에 생성된 계면상태에 의한 변화성분${Delta}V_{it}$로 분리하였다. 게이트 전압이 드레인 전압보다 큰 positive oxid field ($V_g>V_d$) 조건에서는 전자들이 게이트 산화막으로 주입되어 문턱전압이 증가되었으나 subthreshold swing은 크게 변화하지 않고 subthreshold 전류곡선만 높은 게이트 전압으로 평행 이동하였다. 게이트 전압이 드레인 전압보다 낮은 negative oxide field ($V_g) 조건에서는 hole이 주입되고 포획된 결과를 보였으나 포획된 positive charge수 보다 더 많은 계면상태가 동시에 생성되어 문턱전압과 subth-reshold swing이 증가되었다.

  • PDF

PMOSFET의 채널 길이에 따른 NBTI 스트레스와 CHC 스트레스의 신뢰성 특성 비교 분석 (Comparative Analysis of Channel Length Dependence of NBTI and CHC Characteristics in PMOSFETs)

  • 유재남;권성규;신종관;오선호;;장성용;송형섭;이가원;이희덕
    • 한국전기전자재료학회논문지
    • /
    • 제27권7호
    • /
    • pp.438-442
    • /
    • 2014
  • Channel length dependence of NBTI (negative bias temperature instablilty) and CHC (channel hot carrier) characteristics in PMOSFET is studied. It has been considered that HC lifetime of PMOSFET is larger than NBTI lifetime. However, it is shown that CHC degradation is greater than NBTI degradation for PMOSFET with short channel length. 1/f noise and charge pumping measurement are used for analysis of these degradations.

나노미터 디지털회로의 노화효과를 보상하기위한 새로운 적응형 회로 설계 (Design of a new adaptive circuit to compensate for aging effects of nanometer digital circuits)

  • 김경기
    • 한국산업정보학회논문지
    • /
    • 제18권6호
    • /
    • pp.25-30
    • /
    • 2013
  • 나노크기 MOSFET 공정에서 회로의 신뢰도에 영향을 미치는 음 바이어스 온도 불안정성(NBTI), 핫 캐리어 주입(HCI), 시간 의존 유전체 파손(TDDB) 등과 같은 노화 현상들에 의해서 회로 성능의 심각한 저하를 가져올 수 있다. 그러므로, 본 논문에서는 디지털회로에서 발생할 수 있는 노화를 극복할 수 있는 적응형 보상 회로를 제안하고자 한다. 제안된 보상회로는 노화에 의해 감소하는 회로 성능을 적응적으로 보상해 주기 위해서 노화 정도에 따라 파워스위치 폭을 조절할 수 있고, 순방향 바디 바이어싱 전압을 걸어줄 수 있는 파워 게이팅 구조를 사용하여서 45nm의 공정기술에서 설계되었다.

Charge Pumping Measurements Optimized in Nonvolatile Polysilicon Thin-film Transistor Memory

  • 이동명;안호명;서유정;김희동;송민영;조원주;김태근
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2012년도 제42회 동계 정기 학술대회 초록집
    • /
    • pp.331-331
    • /
    • 2012
  • With the NAND Flash scaling down, it becomes more and more difficult to follow Moore's law to continue the scaling due to physical limitations. Recently, three-dimensional (3D) flash memories have introduced as an ideal solution for ultra-high-density data storage. In 3D flash memory, as the process reason, we need to use poly-Si TFTs instead of conventional transistors. So, after combining charge trap flash (CTF) structure and poly-Si TFTs, the emerging device SONOS-TFTs has also suffered from some reliability problem such as hot carrier degradation, charge-trapping-induced parasitic capacitance and resistance which both create interface traps. Charge pumping method is a useful tool to investigate the degradation phenomenon related to interface trap creation. However, the curves for charge pumping current in SONOS TFTs were far from ideal, which previously due to the fabrication process or some unknown traps. It needs an optimization and the important geometrical effect should be eliminated. In spite of its importance, it is still not deeply studied. In our work, base-level sweep model was applied in SONOS TFTs, and the nonideal charge pumping current was optimized by adjusting the gate pulse transition time. As a result, after the optimizing, an improved charge pumping current curve is obtained.

  • PDF