• Title/Summary/Keyword: drain breakdown

Search Result 87, Processing Time 0.028 seconds

Breakdown Voltage and On-resistance Characteristics of N-channel EDMOS with Dual Work Function Gate (이중 일함수 구조를 적용한 N-채널 EDMOS 소자의 항복전압 및 온-저항 특성)

  • Kim, Min-Sun;Baek, Ki-Ju;Kim, Yeong-Seuk;Na, Kee-Yeol
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.25 no.9
    • /
    • pp.671-676
    • /
    • 2012
  • In this paper, TCAD assessment of 30-V class n-channel EDMOS (extended drain metal-oxide-semiconductor) transistors with DWFG (dual work function gate) structure are described. Gate of the DWFG EDMOS transistor is composed of both p- and n-type doped region on source and drain side. Additionally, lengths of p- and n-type doped gate region are varied while keeping physical channel length. Two-dimensional device structures are generated trough TSUPREM-4 and their electrical characteristics are investigated with MEDICI. The DWFG EDMOS transistor shows improved electrical characteristics than conventional device - i.e. higher transconductance ($g_m$), better drain output current ($I_{ON}$), reduced specific on-resistances ($R_{ON}$) and higher breakdown characteristics ($BV_{DSS}$).

Simulation of 4H-SiC MESFET for High Power and High Frequency Response

  • Chattopadhyay, S.N.;Pandey, P.;Overton, C.B.;Krishnamoorthy, S.;Leong, S.K.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.8 no.3
    • /
    • pp.251-263
    • /
    • 2008
  • In this paper, we report an analytical modeling and 2-D Synopsys Sentaurus TCAD simulation of ion implanted silicon carbide MESFETs. The model has been developed to obtain the threshold voltage, drain-source current, intrinsic parameters such as, gate capacitance, drain-source resistance and transconductance considering different fabrication parameters such as ion dose, ion energy, ion range and annealing effect parameters. The model is useful in determining the ion implantation fabrication parameters from the optimization of the active implanted channel thickness for different ion doses resulting in the desired pinch off voltage needed for high drain current and high breakdown voltage. The drain current of approximately 10 A obtained from the analytical model agrees well with that of the Synopsys Sentaurus TCAD simulation and the breakdown voltage approximately 85 V obtained from the TCAD simulation agrees well with published experimental results. The gate-to-source capacitance and gate-to-drain capacitance, drain-source resistance and trans-conductance were studied to understand the device frequency response. Cut off and maximum frequencies of approximately 10 GHz and 29 GHz respectively were obtained from Sentaurus TCAD and verified by the Smith's chart.

A Study on Breakdown Voltage of GaAs Power MESFET's (GaAs Power MESFET의 항복전압에 관한 연구)

  • 김한수;김한구;박장우;기현철;박광민;손상희;곽계달
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.27 no.7
    • /
    • pp.1033-1041
    • /
    • 1990
  • In this paper, under pinch-off conditions, the gate-drain breakdown voltage characteristics of GaAs Power MESFET's as a function of device parameters such as channel thickness, doping concentration, gate length etc. are analyzed. Using the Green's function, the gate ionic charge induced by the depleted channel ionic charge is calculated. The impact ionization integral by avalanche multiplication between gate and drain is used to investigate breakdown phenomena. Especially, the localized excess surface charge effect as well as the uniform surface charge effect on breakdown voltage is considered.

  • PDF

Analysis on the breakdown characteristics of ESD-protection NMOS transistors based on device simulations (소자 시뮬레이션을 이용한 ESD 보호용 NMOS 트랜지스터의 항복특성 분석)

  • 최진영;임주섭
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.34D no.11
    • /
    • pp.37-47
    • /
    • 1997
  • Utilizing 2-dimensional device simulations incorporating lattic eheating models, we analyzed in detail the DC breakdown characterisics of NMOS trasistors with different structures, which are commonly used as ESD protection transistors. The mechanism leading to device failure resulting from electrostatic discharge was explained by analyzing the 1st and 2nd breakdown characteristics of LDD devices. Also a criteria for more robust designs of NMOS transistor structures against ESD was suggested by examining the characteristics changes with changes in structural parameters such as the LDD doping concentration, the drain junction depth, the distance between source/drain contacts, and the source junction area.

  • PDF

High-Voltage AlGaN/GaN High-Electron-Mobility Transistors Using Thermal Oxidation for NiOx Passivation

  • Kim, Minki;Seok, Ogyun;Han, Min-Koo;Ha, Min-Woo
    • Journal of Electrical Engineering and Technology
    • /
    • v.8 no.5
    • /
    • pp.1157-1162
    • /
    • 2013
  • We proposed AlGaN/GaN high-electron-mobility transistors (HEMTs) using thermal oxidation for NiOx passivation. Auger electron spectroscopy, secondary ion mass spectroscopy, and pulsed I-V were used to study oxidation features. The oxidation process diffused Ni and O into the AlGaN barrier and formed NiOx on the surface. The breakdown voltage of the proposed device was 1520 V while that of the conventional device was 300 V. The gate leakage current of the proposed device was 3.5 ${\mu}A/mm$ and that of the conventional device was 1116.7 ${\mu}A/mm$. The conventional device exhibited similar current in the gate-and-drain-pulsed I-V and its drain-pulsed counterpart. The gate-and-drain-pulsed current of the proposed device was about 56 % of the drain-pulsed current. This indicated that the oxidation process may form deep states having a low emission current, which then suppresses the leakage current. Our results suggest that the proposed process is suitable for achieving high breakdown voltages in the GaN-based devices.

Determination of optimal ion implantation conditions to prevent double snapback of high voltage operating DDDNMOS device for ESD protection (고전압 정전기 보호용 DDDNMOS 소자의 더블 스냅백 방지를 위한 최적의 이온주입 조건 결정)

  • Seo, Yong-Jin
    • Journal of IKEEE
    • /
    • v.26 no.3
    • /
    • pp.333-340
    • /
    • 2022
  • Process and device simulations were performed to determine the optimal ion implantation conditions to prevent double snapback of high voltage operating DDDNMOS (double diffused drain N-type MOSFET) device for ESD protection. By examining the effects of HP-Well, N- drift and N+ drain ion implantation on the double snapback and avalanche breakdown voltages, it was possible to prevent double snapback and improve the electrostatic protection performance. If the ion implantation concentration of the N- drift region rather than the HP-Well region is optimally designed, it prevents the transition from the primary on-state to the secondary on-state, so that relatively good ESD protection performance can be obtained. Since the concentration of the N- drift region affects the leakage current and the avalanche breakdown voltage, in the case of a process technology with an operating voltage greater than 30V, a new structure such as DPS or colligation of optimal process conditions can be applied. In this case, improved ESD protection performance can be realized.

Characterization of gate oxide breakdown in junctionless amorphous InGaZnO thin film transistors (무접합 비정질 InGaZnO 박막 트랜지스터의 게이트 산화층 항복 특성)

  • Chang, Yoo Jin;Seo, Jin Hyung;Park, Jong Tae
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.22 no.1
    • /
    • pp.117-124
    • /
    • 2018
  • Junctionless amorphous InGaZnO thin film transistors with different film thickness have been fabricated. Their device performance parameters were extracted and gate oxide breakdown voltages were analyzed with different film thickness. The device performances were enhanced with increase of film thickness but the gate oxide breakdown voltages were decreased. The device performances were enhanced with increase of temperatures but the gate oxide breakdown voltages were decreased due to the increased drain current. The drain current under illumination was increased due to photo-excited electron-hole pair generation but the gate oxide breakdown voltages were decreased. The reason for decreased breakdown voltage with increase of film thickness, operation temperature and light intensity was due to the increased number of channel electrons and more injection into the gate oxide layer. One should decide the gate oxide thickness with considering the film thickness and operating temperature when one decides to replace the junctionless amorphous InGaZnO thin film transistors as BEOL transistors.

Characteristics of Circular β-Ga2O3 MOSFETs with High Breakdown Voltage (>1,000 V) (높은 항복전압(>1,000 V)을 가지는 Circular β-Ga2O3 MOSFETs의 특성)

  • Cho, Kyu Jun;Mun, Jae-Kyong;Chang, Woojin;Jung, Hyun-Wook
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.33 no.1
    • /
    • pp.78-82
    • /
    • 2020
  • In this study, MOSFETs fabricated on Si-doped, MBE-grown β-Ga2O3 are demonstrated. A Si-doped Ga2O3 epitaxial layer was grown on a Fe-doped, semi-insulating 1.5 cm × 1 cm Ga2O3 substrate using molecular beam epitaxy (MBE). The fabricated devices are circular type MOSFETs with a gate length of 3 ㎛, a source-drain spacing of 20 ㎛, and a gate width of 523 ㎛. The device exhibited a good pinch-off characteristic, a high on-off drain current ratio of approximately 2.7×109, and a high breakdown voltage of 1,080 V, which demonstrates the potential of Ga2O3 for power device applications including electric vehicles, railways, and renewable energy.

Fabrication and Characterization of Self-Aligned Recessed Channel SOI NMOSFEGs

  • Lee, Jong-Ho
    • Journal of Electrical Engineering and information Science
    • /
    • v.2 no.4
    • /
    • pp.106-110
    • /
    • 1997
  • A new SOI NMOSFET with a 'LOCOS-like' shape self-aligned polysilicon gate formed on the recessed channel region has been fabricated by a mix-and-match technology. For the first time, a new scheme for implementing self-alignment in both source/drain and gate structure in recessed channel device fabrication was tried. Symmetric source/drain doping profile was obtained and highly symmetric electrical characteristics were observed. Drain current measured from 0.3${\mu}{\textrm}{m}$ SOI devices with V\ulcorner of 0.77V and Tox=7.6nm is 360$mutextrm{A}$/${\mu}{\textrm}{m}$ at V\ulcorner\ulcorner=3.5V and V\ulcorner=2.5V. Improved breakdown characteristics were obtained and the BV\ulcorner\ulcorner\ulcorner(the drain voltage for 1 nA/${\mu}{\textrm}{m}$ of I\ulcorner at V=\ulcorner\ulcorner=0V) of the device with L\ulcorner\ulcorner=0.3${\mu}{\textrm}{m}$ under the floating body condition was as high as 3.7 V. Problems for the new scheme are also addressed and more advanced device structure based on the proposed scheme is proposed to solve the problems.

  • PDF

Linearity Enhancement of Doped Channel GaAs-based Power FETs Using Double Heterostructure (이중이종접합을 이용한 채널도핑된 GaAs계 전력FET의 선형성 증가)

  • 김우석;김상섭;정윤하
    • Proceedings of the IEEK Conference
    • /
    • 2000.06b
    • /
    • pp.9-11
    • /
    • 2000
  • To increase the device linearities and the breakdown-voltages of FETs, Al$\sub$0.25/ Ga$\sub$0.75/AS / In$\sub$0.25/Ga$\sub$0.75/As / Partially doped channel FET(DCFET) structures are proposed. The metal- insulator -semiconductor (MIS) like structures show the high gate-drain breakdown voltage(-20 V) and high linearities. The devices showed the small ripple of the current cut-off frequency and the power cut-off frequency over the wide bias range.

  • PDF