• Title/Summary/Keyword: Silicon Insulator

Search Result 380, Processing Time 0.027 seconds

Design and Analysis of SCR on the SOI structure for ESD Protection (ESD 보호를 위한 SOI 구조에서의 SCR의 제작 및 그 전기적 특성 분석)

  • Bae, Young-Seok;Chun, Dae-Hwan;Kwon, Oh-Sung;Sung, Man-Young
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2010.06a
    • /
    • pp.10-10
    • /
    • 2010
  • ESD (Electrostatic Discharge) phenomenon occurs in everywhere and especially it damages to semiconductor devices. For ESD protection, there are some devices such as diode, GGNMOS (Gate-Grounded NMOS), SCR (Silicon-Controlled Rectifier), etc. Among them, diode and GGNMOS are usually chosen because of their small size, even though SCR has greater current capability than GGNMOS. In this paper, a novel SCR is proposed on the SOI (Silicon-On-Insulator) structure which has $1{\mu}m$ film thickness. In order to design and confirm the proposed SCR, TSUPREM4 and MEDICI simulators are used, respectively. According to the simulation result, although the proposed SCR has more compact size, it's electrical performance is better than electrical characteristics of conventional GGNMOS.

  • PDF

Accurate Simulation of a Shallow-etched Grating Antenna on Silicon-on-insulator for Optical Phased Array Using Finite-difference Time-domain Methods

  • Seo, Dong-Ju;Ryu, Han-Youl
    • Current Optics and Photonics
    • /
    • v.3 no.6
    • /
    • pp.522-530
    • /
    • 2019
  • We present simulation methods to accurately determine the transmission efficiency and far-field patterns (FFPs) of a shallow-etched waveguide grating antenna (WGA) formed on a silicon-on-insulator wafer based on the finite-difference time-domain (FDTD) approach. The directionality and the FFP of a WGA with >1-mm in length can be obtained reliably by simulating a truncated WGA structure using a three-dimensional FDTD method and a full-scale WGA using a two-dimensional FDTD with the effective index method. The developed FDTD methods are applied to the simulation of an optical phased array (OPA) composed of a uniformly spaced WGA array, and the steering-angle dependent transmission efficiency and FFPs are obtained in OPA structures having up to 128-channel WGAs.

Characteristics of Semiconductor-Atomic Superlattice for SOI Applications (SOI 응용을 위한 반도체-원자 초격자 구조의 특성)

  • 서용진
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.53 no.6
    • /
    • pp.312-315
    • /
    • 2004
  • The monolayer of oxygen atoms sandwiched between the adjacent nanocrystalline silicon layers was formed by ultra high vacuum-chemical vapor deposition (UHV-CVD). This multilayer Si-O structure forms a new type of superlattice, semiconductor-atomic superlattice (SAS). According to the experimental results, high-resolution cross-sectional transmission electron microscopy (HRTEM) shows epitaxial system. Also, the current-voltage (Ⅰ-Ⅴ) measurement results show the stable and good insulating behavior with high breakdown voltage. It is apparent that the system may form an epitaxially grown insulating layer as possible replacement of silicon-on-insulator (SOI), a scheme investigated as future generation of high efficient and high density CMOS on SOI.

Recrystallization of Phosphorus Ion Implanted Silicon on Insulator(SOI) by RTA Method (절연층상에 인을 주입시킨 실리콘 박막의 RTA 방법에 의한 재결정화)

  • Kim, Chun-Keun;Kim, Hyun-Soo;Kim, Yong-Tae;Min, Suk-Ki
    • Proceedings of the KIEE Conference
    • /
    • 1987.07a
    • /
    • pp.546-548
    • /
    • 1987
  • We have studied 1iquid phase regrowth of phosphorus ion implanted silicon films on insulator (SOI) by rapid thermal annealing (RTA) method. Many twin boundaries were observed on the regrown silicon layer and mobility of the layer was increased from $14\;cm^2/v.sec$ to $38\;cm^2/v.sec$ after annealing at $1150^{\circ}C$ for 15 sec.

  • PDF

Bonding Property of Silicon Wafer Pairs with Annealing Method (열처리 방법에 따른 실리콘 기판쌍의 접합 특성)

  • 민홍석;이상현;송오성;주영창
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.16 no.5
    • /
    • pp.365-371
    • /
    • 2003
  • We prepared silicon on insulator(SOI) wafer pairs of Si/1800${\AA}$ -SiO$_2$ ∥ 1800${\AA}$ -SiO$_2$/Si using water direct bonding method. Wafer pairs bonded at room-temperature were annealed by a normal furnace system or a fast linear annealing(FLA) equipment, and the micro-structure of bonding interfaces for each annealing method was investigated. Upper wafer of bonded pairs was polished to be 50 $\mu\textrm{m}$ by chemical mechanical polishing(CMP) process to confirm the real application. Defects and bonding area of bonded water pairs were observed by optical images. Electrical and mechanical properties were characterized by measuring leakage current for sweeping to 120 V, and by observing the change of wafer curvature with annealing process, respectively. FLA process was superior to normal furnace process in aspects of bonding area, I-V property, and stress generation.

Silicon On Insulator (SOI) Wafer Development using Plasma Source Ion Implantation (PSII) Technology (플라즈마 이온주입 기술을 이용한 SOI 웨이퍼 제조)

  • Jung, Seung-Jin;Lee, Sung-Bae;Han, Seung-Hee;Lim, Sang-Ho
    • Korean Journal of Metals and Materials
    • /
    • v.46 no.1
    • /
    • pp.39-43
    • /
    • 2008
  • PSII (Plasma Source Ion Implantation) using high density pulsed ICP source was employed to implant oxygen ions in Si wafer. The PSII technique can achieve a nominal oxygen dose of $3 {\times}10^{17}atoms/cm^2$ in implantation time of about 20min. In order to prevent oxidation of SOI layer during high temperature annealing, the wafer was capped with $2,000{\AA}$ $Si_3N_4 $ by PECVD. Cross-sectional TEM showed that continuous $500{\AA}$ thick buried oxide layer was formed with $300{\AA}$ thick top silicon layer in the sample. This study showed the possibility of SOI fabrication using the plasma source ion implantation with pulsed ICP source.

A Numerical Study on Phonon Spectral Contributions to Thermal Conduction in Silicon-on-Insulator Transistor Using Electron-Phonon Interaction Model (전자-포논 상호작용 모델을 이용한 실리콘 박막 소자의 포논 평균자유행로 스펙트럼 열전도 기여도 수치적 연구)

  • Kang, Hyung-sun;Koh, Young Ha;Jin, Jae Sik
    • Transactions of the Korean Society of Mechanical Engineers B
    • /
    • v.41 no.6
    • /
    • pp.409-414
    • /
    • 2017
  • The aim of this study is to understand the phonon transfer characteristics of a silicon thin film transistor. For this purpose, the Joule heating mechanism was considered through the electron-phonon interaction model whose validation has been done. The phonon transport characteristics were investigated in terms of phonon mean free path for the variations in the device power and silicon layer thickness from 41 nm to 177 nm. The results may be used for developing the thermal design strategy for achieving reliability and efficiency of the silicon-on-insulator (SOI) transistor, further, they will increase the understanding of heat conduction in SOI systems, which are very important in the semiconductor industry and the nano-fabrication technology.

A Numerical Study on the Anisotropic Thermal Conduction by Phonon Mean Free Path Spectrum of Silicon in Silicon-on-Insulator Transistor (실리콘 박막 트랜지스터 내 포논 평균자유행로 스펙트럼 비등방성 열전도 특성에 대한 수치적 연구)

  • Kang, Hyung-sun;Koh, Young Ha;Jin, Jae Sik
    • Transactions of the Korean Society of Mechanical Engineers B
    • /
    • v.40 no.2
    • /
    • pp.111-117
    • /
    • 2016
  • The primary concern of this research is to examine the phonon mean free path (MFP) spectrum contribution to heat conduction. The size effect of materials is determined by phonon MFP, and the size effect appears when the phonon MFP is similar to or less than the characteristic length of materials. Therefore, knowledge of the phonon MFP is essential to increase or decrease the heat conduction of a material for engineering applications, such as micro/nanosystems. In this study, frequency dependence of the phonon transport is considered using the Boltzmann transport equation based on a full phonon dispersion model. Additionally, the phonon MFP spectrums of in-plane and out-of-plane heat transport are investigated by varying the film thickness of the silicon layer from 41 nm to 177 nm. This will increase the understanding of anisotropic heat conduction in a SOI (Silicon-on-Insulator) transistor.

Silicon-oxide-nitride-oxide-silicon구조를 가진 전하포획 플래시 메모리 소자의 Slicon-on-insulator 기판의 절연층 깊이에 따른 전기적 특성

  • Hwang, Jae-U;Kim, Gyeong-Won;Yu, Ju-Hyeong;Kim, Tae-Hwan
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.229-229
    • /
    • 2011
  • 부유 게이트 Floating gate (FG) 플래시 메모리 소자의 단점을 개선하기 위해 전하 포획 층에 전하를 저장하는 전하 포획 플래시 메모리 Charge trap flash (CTF)소자에 대한 연구가 활발히 진행되고 있다. CTF소자는 FG플래시 메모리 소자에 비해 비례축소가 용이하고 긴 retention time을 가지며, 낮은 구동 전압을 사용하는 장점을 가지고 있다. CTF 소자에서 비례축소에 따라 단채널 효과와 펀치-쓰루 현상이 증가하는 문제점이 있다.본 연구에서는 CTF 단채널 효과와 펀치-쓰루 현상을 감소시키기 위한 방법으로 silicon-on-insulator (SOI) 기판을 사용하였으며 SOI기판에서 절연층의 깊이에 따른 전기적 특성을 고찰하였다. silicon-oxide-nitride-oxide-silicon(SONOS) 구조를 가진 CTF 메모리 소자를 사용하여 절연층의 깊이 변화에 따른 subthreshold swing특성, 쓰기-지우기 동작 특성을 TCAD 시뮬레이션 툴인 Sentaurus를 사용하여 조사하였다. 소스와 드레인의 junction depth는 20 nm 사용하였고, 절연층의 깊이는 5 nm~25 nm까지 변화하면서 절연층의 깊이가 20 nm이하인 fully depletion 소자에 비해, 절연층의 깊이가 25 nm인 소자는 partially depletion으로 인해서 드레인 전류 레벨이 낮아지고 subthreshold swing값이 증가하는 현상이 나타났다. 절연층의 깊이가 너무 얕을 경우, 채널 형성의 어려움으로 인해 subthreshold swing과 드레인 전류 레벨의 전기적성질이 SOI기판을 사용하지 않았을 경우보다 떨어지는 경향을 보였다. 절연층의 깊이가 17.5 nm인 경우, CTF소자의 subthreshold swing과 드레인 전류 레벨이 가장 좋은 특성을 보였다.

  • PDF

Electrical Characteristics of Si-O Superlattice Diode (Si-O 초격자 다이오드의 전기적 특성)

  • Park, Sung-Woo;Seo, Yong-Jin;Jeong, So-Young;Park, Chang-Jun;Kim, Ki-Wook;Kim, Sang-Yong
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2002.11a
    • /
    • pp.175-177
    • /
    • 2002
  • Electrical characteristics of the Si-O superlattice diode as a function of annealing conditions have been studied. The nanocrystalline silicon/adsorbed oxygen superlattice formed by molecular beam epitaxy (MBE) system. Consequently, the experimental results of superlattice diode with multilayer Si-O structure showed the stable and good insulating behavior with high breakdown voltage. This is very useful promise for Si-based optoelectronic and quantum device as well as for the replacement of silicon-on-insulator (SOI) in ultra high speed and lower power CMOS devices in the future, and it can be readily integrated with silicon ULSI processing.

  • PDF