• 제목/요약/키워드: Reduced silicon oxide

검색결과 85건 처리시간 0.021초

고효율 실리콘 박막태양전지를 위한 신규 수소저감형 비정질실리콘 산화막 버퍼층 개발 (A Novel Hydrogen-reduced P-type Amorphous Silicon Oxide Buffer Layer for Highly Efficient Amorphous Silicon Thin Film Solar Cells)

  • 강동원
    • 전기학회논문지
    • /
    • 제65권10호
    • /
    • pp.1702-1705
    • /
    • 2016
  • We propose a novel hydrogen-reduced p-type amorphous silicon oxide buffer layer between $TiO_2$ antireflection layer and p-type silicon window layer of silicon thin film solar cells. This new buffer layer can protect underlying the $TiO_2$ by suppressing hydrogen plasma, which could be made by excluding $H_2$ gas introduction during plasma deposition. Amorphous silicon oxide thin film solar cells with employing the new buffer layer exhibited better conversion efficiency (8.10 %) compared with the standard cell (7.88 %) without the buffer layer. This new buffer layer can be processed in the same p-chamber with in-situ mode before depositing main p-type amorphous silicon oxide window layer. Comparing with state-of-the-art buffer layer of AZO/p-nc-SiOx:H, our new buffer layer can be processed with cost-effective, much simple process based on similar device performances.

자연 산화물 분산 촉진에 의한 실 시간 인 도핑 실리콘의 고품질 에피택셜 저온 성장 (High-Quality Epitaxial Low Temperature Growth of In Situ Phosphorus-Doped Si Films by Promotion Dispersion of Native Oxides)

  • 김홍승;심규환;이승윤;이정용;강진영
    • 한국전기전자재료학회논문지
    • /
    • 제13권2호
    • /
    • pp.125-130
    • /
    • 2000
  • Two step growth of reduced pressure chemical vapor eposition has been successfully developed to achieve in-situ phosphorus-doped silicon epilayers, and the characteristic evolution on their microstructures has been investigated using scanning electron microscopy, transmission electron microscopy, and secondary ion mass spectroscopy. The two step growth, which employs heavily in-situ P doped silicon buffer layer grown at low temperature, proposes crucial advantages in manipulating crystal structures of in-situ phosphorus doped silicon. In particular, our experimental results showed that with annealing of the heavily P doped silicon buffer layers, high-quality epitaxial silicon layers grew on it. the heavily doped phosphorus in buffer layers introduces into native oxide and plays an important role in promoting the dispersion of native oxides. Furthermore, the phosphorus doping concentration remains uniform depth distribution in high quality single crystalline Si films obtained by the two step growth.

  • PDF

유도결합 N2O 플라즈마를 이용한 실리콘 산화막의 저온성장과 다결정 실리콘 박막 트랜지스터에의 영향 (Silicon Oxidation in Inductively-Coupled N2O Plasma and its Effect on Polycrystalline-Silicon Thin Film Transistors)

  • 원만호;김성철;안진형;김보현;안병태
    • 한국재료학회지
    • /
    • 제12권9호
    • /
    • pp.724-728
    • /
    • 2002
  • Inductively-coupled $N_2$O plasma was utilized to grow silicon dioxide at low temperature and applied to fabricate polycrystalline-silicon thin film transistors. At $400^{\circ}C$, the thickness of oxide was limited to 5nm and the oxide contained Si≡N and ≡Si-N-Si≡ bonds. The nitrogen incorporation improved breakdown field to 10MV/cm and reduced the interface charge density to $1.52$\times$10^{11}$ $cm^2$ with negative charge. The $N_2$O plasma gate oxide enhanced the field effect mobility of polycrystalline thin film transistor, compared to $O_2$ plasma gate oxide, due to the reduced interface charge at the $Si/SiO_2$ interface and also due to the reduced trap density at Si grain boundaries by nitrogen passivation.

SiC 열산화막의 Electrode형성조건에 따른 C-V특성 변화 (The variation of C-V characteristics of thermal oxide grown on SiC wafer with the electrode formation condition)

  • 강민정;방욱;송근호;김남균;김상철;서길수;김형우;김은동
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2002년도 하계학술대회 논문집
    • /
    • pp.354-357
    • /
    • 2002
  • Thermally grown gate oxide on 4H-SiC wafer was investigated. The oxide layers were grown at l150$^{\circ}C$ varying the carrier gas and post activation annealing conditions. Capacitance-Voltage(C-V) characteristic curves were obtained and compared using various gate electrode such as Al, Ni and poly-Si. The interface trap density can be reduced by using post oxidation annealing process in Ar atmosphere. All of the samples which were not performed a post oxidation annealing process show negative oxide effective charge. The negative oxide effective charges may come from oxygen radical. After the post oxidation annealing, the oxygen radicals fixed and the effective oxide charge become positive. The effective oxide charge is negative even in the annealed sample when we use poly silicon gate. Poly silicon layer was dope by POCl$_3$ process. The oxide layer may be affected by P ions in poly silicon layer due to the high temperature of the POCl$_3$ doping process.

  • PDF

Si함유강의 용융아연 도금부착성에 미치는 산화-환원 열처리 영향 (Effect of oxidation-Reduction Hating Conditions on Coating Adherence of Hot-Dip Galvanized Steel Containing silicon)

  • 김종상
    • 한국표면공학회지
    • /
    • 제31권2호
    • /
    • pp.101-108
    • /
    • 1998
  • The effect of oxidation-reduction heating conditions on coating adherence of hot-dip galvanized steel containing silicon has beeninvestigated. The presence of a stbke sillicon oxide formed on the steel surface has been shown to be very detrimenal to proper wetting by liquid zinc. When the steel has more than the critical sillicon content neeled to from a stable external oxide, the use of oxidation-reduction method has been found successful in obtaining a good quality, coated product with excellence adhreence. This can be explained by the formation of an iron oxide. The iron oxrtion of the scale is reduced, leaving the stable oxides dispersed in a fresh metallic iron surface layer. This reduced iron surface is easily wetted by the liquid zinc and excellent adherence is obtained.

  • PDF

Use of Hard Mask for Finer (<10 μm) Through Silicon Vias (TSVs) Etching

  • Choi, Somang;Hong, Sang Jeen
    • Transactions on Electrical and Electronic Materials
    • /
    • 제16권6호
    • /
    • pp.312-316
    • /
    • 2015
  • Through silicon via (TSV) technology holds the promise of chip-to-chip or chip-to-package interconnections for higher performance with reduced signal delay and power consumption. It includes high aspect ratio silicon etching, insulation liner deposition, and seamless metal filling. The desired etch profile should be straightforward, but high aspect ratio silicon etching is still a challenge. In this paper, we investigate the use of etch hard mask for finer TSVs etching to have clear definition of etched via pattern. Conventionally employed photoresist methods were initially evaluated as reference processes, and oxide and metal hard mask were investigated. We admit that pure metal mask is rarely employed in industry, but the etch result of metal mask support why hard mask are more realistic for finer TSV etching than conventional photoresist and oxide mask.

Bird's Beak 및 소자특성 개선을 위한 새로운 Isolation 기술에 대한 연구 (A Study on the New Isolation Technology to Improve the Bird's Beak and the Device Characteristics)

  • 남명철;김현철;김철성
    • 전자공학회논문지A
    • /
    • 제31A권12호
    • /
    • pp.106-114
    • /
    • 1994
  • The local oxidation of silicon (LOCOS) technology, which uses a silicon nitride film as an oxidation mask and a pad oxide beween the silicon nitride and the silicon substrate, has been widely used in integrated circuits for process simplicity. But, due to long brid's beak length, there are difficulties in scabilities. Many advanced isolation techniques have been wuggested for the feduction of bird's beak length. In this paper, we presented reduced bird's beak length using the polybuffered oxide and the silicon nitride as the sidewall. Also, investigating the electrical behavior of the parasitic Al-gate MOSFET on LOCOS, we proved the validity for new isolation process.

  • PDF

고온에서 제조된 실리콘 주입 p채널 다결정 실리콘 박막 트랜지스터의 전기 특성 변화 연구 (A Study on Electric Characteristics of Silicon Implanted p Channel Polycrystalline Silicon Thin Film Transistors Fabricated on High Temperature)

  • 이진민
    • 한국전기전자재료학회논문지
    • /
    • 제24권5호
    • /
    • pp.364-369
    • /
    • 2011
  • Analyzing electrical degradation of polycrystalline silicon transistor to applicable at several environment is very important issue. In this research, after fabricating p channel poly crystalline silicon TFT (thin film transistor) electrical characteristics were compare and analized that changed by gate bias with first measurement. As a result on and off current was reduced by variation of gate bias and especially re duce ratio of off current was reduced by $7.1{\times}10^1$. On/off current ratio, threshold voltage and electron mobility increased. Also, when channel length gets shorter on/off current ratio was increased more and thresh old voltage increased less. It was cause due to electron trap and de-trap to gate silicon oxide by variation of gate bias.

The Influence of Cyclic Treatments with H₂O₂ and HF Solutions on the Roughness of Silicon Surface

  • 이혜영;이충훈;전형탁;정동운
    • Bulletin of the Korean Chemical Society
    • /
    • 제18권7호
    • /
    • pp.737-740
    • /
    • 1997
  • The influence of cyclic treatments with H2O2/DIW (1 : 10) and HF/DIW (1 : 100) on the roughness of silicon surface in the wet chemical processing was investigated by atomic force microscopy (AFM). During the step of the SC-1 cleaning, there is a large increase in roughness on the silicon surface which will result in the poor gate oxide breakdown properties. The roughness of the silicon wafer after the SC-1 cleaning step was reduced by cyclic treatments of hydrogen peroxide solution and hydrofluoric acid solution instead of HF-only cleaning. AFM images after each step clearly illustrated that the average roughness of silicon surface after three times treatments with H2O2 and HF solutions was reduced by 10 times compared with that after the SC-1 cleaning step.

건설현장에서 발생하는 산화규소분진의 유해성 및 작업환경 개선대책에 관한 연구 (A Study on the Harmfulness of Silicon Oxide Dust and Measures for the Work Environment Improvement in Construction Sites)

  • 황정숙
    • 한국재난정보학회 논문집
    • /
    • 제18권3호
    • /
    • pp.478-486
    • /
    • 2022
  • 연구목적: 건설현장에서 작업환경측정을 하고 있으나 노출되고 있는 유해인자를 세분화하여 작업환경 측정을 하지 않고 공정별 대표적으로 노출되는 소음, 진동 등 몇 가지만 실시하고 있다. 이에 건설현장에서 가장 많이 노출되는 산화규소분진의 유해성과 현재 건설현장에서 하고있는 개선대책의 보완점을 찾고자 한다. 연구방법: 안전보건공단과 산업보건협회에서 발행하는 실태조사 보고서 및 작업환경측정 기관의 자료를 활용하여 현황을 분석하였고 산업안전보건법의 작업환경측정에 관한 규칙과 비교분석 하였다. 연구결과: 산화규소분진의 유해성을 파악하고 개선책을 보완도출하였다. 결론: 건설현장의 산화규소분진의 유해성을 도출하고 이에 따른 개선대책을 제시함으로써 현장에서 적극적으로 적용한다면 산화규소분진에 대한 직업병을 줄일 수 있을 것으로 기대된다.