• Title/Summary/Keyword: PS-ring

Search Result 45, Processing Time 0.021 seconds

A PVT-compensated 2.2 to 3.0 GHz Digitally Controlled Oscillator for All-Digital PLL

  • Kavala, Anil;Bae, Woorham;Kim, Sungwoo;Hong, Gi-Moon;Chi, Hankyu;Kim, Suhwan;Jeong, Deog-Kyoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.4
    • /
    • pp.484-494
    • /
    • 2014
  • We describe a digitally controlled oscillator (DCO) which compensates the frequency variations for process, voltage, and temperature (PVT) variations with an accuracy of ${\pm}2.6%$ at 2.5 GHz. The DCO includes an 8 phase current-controlled ring oscillator, a digitally controlled current source (DCCS), a process and temperature (PT)-counteracting voltage regulator, and a bias current generator. The DCO operates at a center frequency of 2.5 GHz with a wide tuning range of 2.2 GHz to 3.0 GHz. At 2.8 GHz, the DCO achieves a phase noise of -112 dBc/Hz at 10 MHz offset. When it is implemented in an all-digital phase-locked loop (ADPLL), the ADPLL exhibits an RMS jitter of 8.9 ps and a peak to peak jitter of 77.5 ps. The proposed DCO and ADPLL are fabricated in 65 nm CMOS technology with supply voltages of 2.5 V and 1.0 V, respectively.

Power-Scalable, Sub-Nanosecond Mode-Locked Erbium-Doped Fiber Laser Based on a Frequency-Shifted-Feedback Ring Cavity Incorporating a Narrow Bandpass Filter

  • Vazquez-Zuniga, Luis Alonso;Jeong, Yoonchan
    • Journal of the Optical Society of Korea
    • /
    • v.17 no.2
    • /
    • pp.177-181
    • /
    • 2013
  • We present an all-fiberized power-scalable, sub-nanosecond mode-locked laser based on a frequency-shifted-feedback ring cavity comprised of an erbium-doped fiber, a downshifting acousto-optic modulator (AOM), and a bandpass filter (BPF). With the aid of the frequency-shifted feedback mechanism provided by the AOM and the narrow filter bandwidth of 0.45 nm, we generate self-starting, mode-locked optical pulses with a spectral bandwidth of ~0.098 nm and a pulsewidth of 432 to 536 ps. In particular, the output power is readily scalable with pump power while keeping the temporal shape and spectral bandwidth. This is obtained via the consolidation of bound pulse modes circulating at the fundamental repetition rate of the cavity. In fact, the consolidated pulses form a single-entity envelope of asymmetric Gaussian shape where no discrete internal pulses are perceived. This result highlights that the inclusion of the narrow BPF into the cavity is crucial to achieving the consolidated pulses.

A 5.4Gb/s Clock and Data Recovery Circuit for Graphic DRAM Interface (그래픽 DRAM 인터페이스용 5.4Gb/s 클럭 및 데이터 복원회로)

  • Kim, Young-Ran;Kim, Kyung-Ae;Lee, Seung-Jun;Park, Sung-Min
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.44 no.2
    • /
    • pp.19-24
    • /
    • 2007
  • With recent advancement of high-speed, multi-gigabit data transmission capabilities, serial links have been more widely adopted in industry than parallel links. Since the parallel link design forces its transmitter to transmit both the data and the clock to the receiver at the same time, it leads to hardware's intricacy during high-speed data transmission, large power consumption, and high cost. Meanwhile, the serial links allows the transmitter to transmit data only with no synchronized clock information. For the purpose, clock and data recovery circuit becomes a very crucial key block. In this paper, a 5.4Gbps half-rate bang-bang CDR is designed for the applications of high-speed graphic DRAM interface. The CDR consists of a half-rate bang-bang phase detector, a current-mirror charge-pump, a 2nd-order loop filter, and a 4-stage differential ring-type VCO. The PD automatically retimes and demultiplexes the data, generating two 2.7Gb/s sequences. The proposed circuit is realized in 66㎚ CMOS process. With input pseudo-random bit sequences (PRBS) of $2^{13}-1$, the post-layout simulations show 10psRMS clock jitter and $40ps_{p-p}$ retimed data jitter characteristics, and also the power dissipation of 80mW from a single 1.8V supply.

다결정 실리콘 Self-align에 의한 바이폴라 트랜지스터의 제작

  • Chae, Sang-Hun;Gu, Jin-Geun;Kim, Jae-Ryeon;Lee, Jin-Hyo
    • ETRI Journal
    • /
    • v.7 no.4
    • /
    • pp.11-14
    • /
    • 1985
  • A polysilicon self-aligned bipolar n-p-n transistor structure is described, which can be used in high speed and high packing density LSI circuits The emitter of this transistor is separated less than $0.4\mum$ with base contact by polysilicon self-align technology. Through all the process, the active region of this device is not damaged. therefore a high performance device is obtained. Using the transistor with $3.0\mum$ design rules, a CML ring oscillator has per-gate minimum propagation delay time of 400 ps at 2.7 mW power consumption condition.

  • PDF

A 950 MHz CMOS RF frequency synthesizer for CDMA wireless transceivers (CDMA 이동 통신 단말기용 950 MHz CMOS RF 주파수 합성기)

  • 김보은;김수원
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.34C no.7
    • /
    • pp.18-27
    • /
    • 1997
  • A CMOS 950 MHz frequency synthesizer is designed and fabricated in a 0.8.mu.m standard CMOS process for IS-95-A CDMA mobile communication transceivers To utilize a CMOS ring VCO in a CDMA wireless communication receisver, we employed a QDC (quasi-direct conversion) receiver architecture for CDMA applications. Realized RF frequency synthesizer used as the RF local oscillator for a QDC receiver exhibits a phase noise of -92 dBc/Hz at 885kHz offset from the 950.4 MHz carrier, which complies with IS-95-A CDMA specification. It has a rms jitter of 23.7 ps, and draws 30mA from a 5V supply. Measured I/Q phase error of the 950.4 output signals is 0.7 degree.

  • PDF

A Study on the Characteristics of PSA Device using RTA Process and Trench Technology (RTA 공정 및 Trench 격리기술을 사용한 PSA 바이폴라 소자의 특성 연구)

  • Koo, Yong-Seo;Kang, Sang-Won;An, Chul
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.28A no.9
    • /
    • pp.743-751
    • /
    • 1991
  • This paper presents the 1.5\ulcorner PSA bipolar device which establishes the performance improvement such as the reduction of emitter resistance and substrate junction capacitance. To achieve the above electrical characteristics, RTA process and trench isolation technology were adapted. The emitter resistance and substrate capacitance of npn transistor having 1.5$[\times}6{\mu}m^{2}$emitter area was measured with 63$\Omega$and 28fF, respectively. The minimum propagation delay time shows 121ps at 0.7mW from the measurement of 31 stage ring oscillator.

  • PDF

The Electrical Properties of Self-Aligned High Speed Bipolar Transistor (자기정렬된 고속 바이폴라 트랜지스터의 전기적 특성)

  • 구용서;최상훈;구진근;이진효
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.24 no.5
    • /
    • pp.786-793
    • /
    • 1987
  • This paper describes the design and fabrication of the polysilicon selfaligned bipolar transistor with 1.6\ulcorner epitaxy and SWAMI isolation technologies. This transistor has two levels of polysilicon. Also emitter and adjacent edge of polysilicon base contact of this PSA device are defined by the same mask, and emitter feature size is 2x4 \ulcorner. DC characteristic of the fabricated transistor was evaluated and analyzed for the SPICE input parameters. The minimum propagation delay time per gate of 330 ps at 1mW was obtained with 41 stage CML ring oscillator.

  • PDF

A $3{\mu}m$ Standard Cell Library Implemented in Single Poly Double Metal CMOS Technology ($3{\mu}m$ 설계 칫수의 이중금속 CMOS 기술을 이용한 표준셀 라이브러리)

  • Park, Jon Hoon;Park, Chun Seon;Kim, Bong Yul;Lee, Moon Key
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.24 no.2
    • /
    • pp.254-259
    • /
    • 1987
  • This paper describes the CMOS standard cell library implemented in double metal single poly gate process with 3\ulcornerm design rule, and its results of testing. This standard cell library contains total 33 cells of random logic gates, flip-flop gates and input/output buffers. All of cell was made to have the equal height of 98\ulcornerm, and width in multiple constant grid of 9 \ulcornerm. For cell data base, the electric characteristics of each cell is investigated and delay is characterized in terms of fanout. As the testing results of Ring Oscillator among the cell library, the average delay time for Inverter is 1.05 (ns), and the delay time due to channel routing metal is 0.65(ps)per unit length.

  • PDF

3.125Gbps Reference-less Clock/Data Recovery using 4X Oversampling (레퍼런스 클록이 없는 3.125Gbps 4X 오버샘플링 클록/데이터 복원 회로)

  • Lee, Sung-Sop;Kang, Jin-Ku
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.43 no.10 s.352
    • /
    • pp.28-33
    • /
    • 2006
  • An integrated 3.125Gbps clock and data recovery (CDR) circuit is presented. The circuit does not need a reference clock. It has a phase and frequency detector (PFD), which incorporates a bang-bang type 4X oversampling PD and a rotational frequency detector (FD). It also has a ring oscillator type VCO with four delay stages and three zero-offset charge pumps. With a proposed PD and m, the tracking range of 24% can be achieved. Experimental results show that the circuit is capable of recovering clock and data at rates of 3.125Gbps with 0.18 um CMOS technology. The measured recovered clock jitter (p-p) is about 14ps. The CDR has 1.8volt single power supply. The power dissipation is about 140mW.

Wavelength and Repetition-Rate Tunable Optical Pulse Generation for Ultrafast OTDM/WDM (초고속 OTDM/WDM을 위한 파장 및 반복율 가변 광 펄스 발생)

  • Choi, Kyoung-Sun;Han, Chong-Min;Seo, Dong-Sun;Jhon, Young-Min;Lee, Seok
    • Journal of IKEEE
    • /
    • v.5 no.2 s.9
    • /
    • pp.201-210
    • /
    • 2001
  • Wavelength and repetition-rate tunable optical pulse-trains for ultrafast optical time- and wavelength division multiplexing are generated from a semiconductor fiber ring laser by optical injection mode-locking. The pulse trains show the pulse with of ${\sim}10$ ps and the wavelength tuning of wider than 30 nm at various repetition-rates of 10 GHz, 20 GHz, 30 GHz and 40 GHz, respectively.

  • PDF