• Title/Summary/Keyword: Oxide Semiconductor

Search Result 1,419, Processing Time 0.028 seconds

The Study of WET Cleaning Effect on Deep Trench Structure for Trench MOSFET Technology (Trench MOSFET Technology의 Deep Trench 구조에서 WET Cleaning 영향에 대한 연구)

  • Kim, Sang-Yong;Jeong, Woo-Yang;Yi, Keun-Man;Kim, Chang-Il
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.06a
    • /
    • pp.88-89
    • /
    • 2009
  • In this paper, we investigated about wet cleaning effect as deep trench formation methods for Power chip devices. Deep trench structure was classified by two methods, PSU (Poly Stick Up) and Non-PSU structure. In this paper, we could remove residue defect during wet. cleaning after deep trench etch process for non-PSU structure device as to change wet cleaning process condition. V-SEM result showed void image at the trench bottom site due to residue defect and residue component was oxide by EDS analysis. In order to find the reason of happening residue defect, we experimented about various process conditions. So, defect source was that oxide film was re-deposited at trench bottom by changed to hydrophobic property at substrate during hard mask removal process. Therefore, in order to removal residue defect, we added in-situ SCI during hard mask removal process, and defect was removed perfectly. And WLR (Wafer Level Reliability) test result was no difference between normal and optimized process condition.

  • PDF

A Study on the Electrical Properties of $Ta_2O_{5}$ Thin Films by Atomic Layer Deposition Method in MOS Structure (MOS구조에서의 원자층 증착 방법에 의한 $Ta_2O_{5}$ 박막의 전기적 특성에 관한 연구)

  • 이형석;장진민;임장권;하만효;김양수;송정면;문병무
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.52 no.4
    • /
    • pp.159-163
    • /
    • 2003
  • ln this work, we studied electrical characteristics and leakage current mechanism of $Ta_2O_{5}$ MOS(Metal-Oxide-Semiconductor) devices. $Ta_2O_{5}$ thin film (63 nm) was deposited by ALD(Atomic Layer Deposition) method at temperature of 235 $^{\circ}C$. The structures of the $Ta_2O_{5}$ thin films were examined by XRD(X-Ray Diffraction). From XRD, it is found that the structure of $Ta_2O_{5}$ is single phase and orthorhombic. From capacitance-voltage (C-V) anaysis, the dielectric constant was 19.4. The temperature dependence of current density-electric field (J-E) characteristics of $Ta_2O_{5}$ thin film was studied at temperature range of 300 - 423 K. In ohmic region (<0.5 MV/cm), the resistivity was 2.456${\times}10^{14}$ ($\omega{\cdot}cm$ at 348 K. The Schottky emission is dominant at lower temperature range from 300 to 323 K and Poole-Frenkel emission is dominant at higher temperature range from 348 to 423 K.

Wide Dynamic Range CMOS Image Sensor with Adjustable Sensitivity Using Cascode MOSFET and Inverter

  • Seong, Donghyun;Choi, Byoung-Soo;Kim, Sang-Hwan;Lee, Jimin;Shin, Jang-Kyoo
    • Journal of Sensor Science and Technology
    • /
    • v.27 no.3
    • /
    • pp.160-164
    • /
    • 2018
  • In this paper, a wide dynamic range complementary metal-oxide-semiconductor (CMOS) image sensor with the adjustable sensitivity by using cascode metal-oxide-semiconductor field-effect transistor (MOSFET) and inverter is proposed. The characteristics of the CMOS image sensor were analyzed through experimental results. The proposed active pixel sensor consists of eight transistors operated under various light intensity conditions. The cascode MOSFET is operated as the constant current source. The current generated from the cascode MOSFET varies with the light intensity. The proposed CMOS image sensor has wide dynamic range under the high illumination owing to logarithmic response to the light intensity. In the proposed active pixel sensor, a CMOS inverter is added. The role of the CMOS inverter is to determine either the conventional mode or the wide dynamic range mode. The cascode MOSFET let the current flow the current if the CMOS inverter is turned on. The number of pixels is $140(H){\times}180(V)$ and the CMOS image sensor architecture is composed of a pixel array, multiplexer (MUX), shift registers, and biasing circuits. The sensor was fabricated using $0.35{\mu}m$ 2-poly 4-metal CMOS standard process.

Simulation of High-Speed and Low-Power CMOS Binary Image Sensor Based on Gate/Body-Tied PMOSFET-Type Photodetector Using Double-Tail Comparator

  • Kwen, Hyeunwoo;Kim, Sang-Hwan;Lee, Jimin;Choi, Pyung;Shin, Jang-Kyoo
    • Journal of Sensor Science and Technology
    • /
    • v.29 no.2
    • /
    • pp.82-88
    • /
    • 2020
  • In this paper, we propose a complementary metal-oxide semiconductor (CMOS) binary image sensor with a gate/body-tied (GBT) p-channel metal-oxide-semiconductor field-effect transistor (PMOSFET)-type photodetector using a double-tail comparator for high-speed and low-power operations. The GBT photodetector is based on a PMOSFET tied with a floating gate (n+ polysilicon) and a body that amplifies the photocurrent generated by incident light. A double-tail comparator compares an input signal with a reference voltage and returns the output signal as either 0 or 1. The signal processing speed and power consumption of a double-tail comparator are superior over those of conventional comparator. Further, the use of a double-sampling circuit reduces the standard deviation of the output voltages. Therefore, the proposed CMOS binary image sensor using a double-tail comparator might have advantages, such as low power consumption and high signal processing speed. The proposed CMOS binary image sensor is designed and simulated using the standard 0.18 ㎛ CMOS process.

Chemical Vapor Nucleation of Tungsten from $WF_6-SiH_4$ on Silicon Dioxide Surface (산화규소 표면위에서 $WF_6-SiH_4$ 화학증착에 의한 텅스텐 핵의 생성)

  • Choi, Kyeong-Keun;Yi, Chung;Rhee, Shi-Woo;Lee, Kun-Hong
    • Korean Journal of Materials Research
    • /
    • v.2 no.1
    • /
    • pp.19-26
    • /
    • 1992
  • The rate of tungsten nuclei formation from $WF_6-SiH_4$ on silicon dioxide surface was measured. The nucleation rate became faster at high deposition temperature, low carrier gas flow rate and high deposition pressure. Also the rate became faster at the downstream of the oxide surface compared to the oxide surface near the inlet. Shape and cross-sectional view of the tungsten nuclei were observed with SEM and their chemical compositions were also determined.

  • PDF

Integrated Circuit Design Based on Carbon Nanotube Field Effect Transistor

  • Kim, Yong-Bin
    • Transactions on Electrical and Electronic Materials
    • /
    • v.12 no.5
    • /
    • pp.175-188
    • /
    • 2011
  • As complementary metal-oxide semiconductor (CMOS) continues to scale down deeper into the nanoscale, various device non-idealities cause the I-V characteristics to be substantially different from well-tempered metal-oxide semiconductor field-effect transistors (MOSFETs). The last few years witnessed a dramatic increase in nanotechnology research, especially the nanoelectronics. These technologies vary in their maturity. Carbon nanotubes (CNTs) are at the forefront of these new materials because of the unique mechanical and electronic properties. CNTFET is the most promising technology to extend or complement traditional silicon technology due to three reasons: first, the operation principle and the device structure are similar to CMOS devices and it is possible to reuse the established CMOS design infrastructure. Second, it is also possible to reuse CMOS fabrication process. And the most important reason is that CNTFET has the best experimentally demonstrated device current carrying ability to date. This paper discusses and reviewsthe feasibility of the CNTFET's application at this point of time in integrated circuits design by investigating different types of circuit blocks considering the advantages that the CNTFETs offer.

Effects of Doping Concentration of Polycrystalline Silicon Gate Layer on Reliability Characteristics in MOSFET's (MOSFET에서 다결정 실리콘 게이트 막의 도핑 농도가 신뢰성에 미치는 영향)

  • Park, Keun-Hyung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.31 no.2
    • /
    • pp.74-79
    • /
    • 2018
  • In this report, the results of a systematic study on the effects of polycrystalline silicon gate depletion on the reliability characteristics of metal-oxide semiconductor field-effect transistor (MOSFET) devices were discussed. The devices were fabricated using standard complimentary metal-oxide semiconductor (CMOS) processes, wherein phosphorus ion implantation with implant doses varying from $10^{13}$ to $5{\times}10^{15}cm^{-2}$ was performed to dope the polycrystalline silicon gate layer. For implant doses of $10^{14}/cm^2$ or less, the threshold voltage was increased with the formation of a depletion layer in the polycrystalline silicon gate layer. The gate-depletion effect was more pronounced for shorter channel lengths, like the narrow-width effect, which indicated that the gate-depletion effect could be used to solve the short-channel effect. In addition, the hot-carrier effects were significantly reduced for implant doses of $10^{14}/cm^2$ or less, which was attributed to the decreased gate current under the gate-depletion effects.

Effect of annealing on the electrical properties of amorphous oxide semiconductor $InGaZnO_4$ films (열처리에 의한 비정질 산화물 반도체 $InGaZnO_4$ 박막의 전기적 특성 변화 연구)

  • Bae, Sung-Hwan;Koo, Hyun;Yoo, Il-Hwan;Jung, Myung-Jin;Kang, Suk-Ill;Park, Chan
    • Proceedings of the KIEE Conference
    • /
    • 2009.07a
    • /
    • pp.1277_1278
    • /
    • 2009
  • Amorphous oxide semiconductor $InGaZnO_4$(IGZO) is a very promising candidate of channel layer in transparent thin film trasisitor(TTFT) because of its high mobility and high transparency in visible light region. Amorphous IGZO films were deposited at room temperature on a fused silica substrate using pulsed laser deposition method. In-situ post annealing was carried out at 150-450C right after film deposition. The $O_2$ partial pressures during the deposition and the post annealing was fixed to 10mTorr. The electron transport properties of the amorphous IGZO films were improved by thermal annealing. The temperature range in which the improvement of the electrical properties, was 150C~300C.

  • PDF

Effect of InGaZnO Solution Concentration on the Electrical Properties of Drop-Cast Oxide Thin-Film Transistors (InGaZnO 용액의 농도가 Drop-casting으로 제작된 산화물 박막 트랜지스터의 전기적 특성에 미치는 영향)

  • Noh, Eun-Kyung;Yu, Kyeong Min;Kim, Min-Hoi
    • Journal of Sensor Science and Technology
    • /
    • v.29 no.5
    • /
    • pp.332-335
    • /
    • 2020
  • Drop casting, a solution process, is a simple low-cost fabrication technique that does not waste material. In this study, we elucidate the effect of the concentration of a InGaZnO solution on the electrical properties of drop-cast oxide thin-film transistors. The higher the concentration the larger the amount of remnant InGaZnO solutes, which yields a thicker thin film. Accordingly, the electrical properties were strongly dependent on the concentration. At a high concentration of 0.3 M (or higher), a large current flowed but did not lead to switching characteristics. At a concentration lower than 0.01 M, switching characteristics were observed, but the mobility was small. In addition to a high mobility, sufficient switching characteristics were obtained at a concentration of 0.1 M owing to the appropriate thickness of the semiconductor layer. This study provides a technical basis for the low-cost fabrication of switching devices capable of driving a sensor array.

Design of Extendable XOR Gate Using Quantum-Dot Cellular Automata (확장성을 고려한 QCA XOR 게이트 설계)

  • You, Young-Won;Kim, Kee-Won;Jeon, Jun-Cheol
    • Journal of Advanced Navigation Technology
    • /
    • v.20 no.6
    • /
    • pp.631-637
    • /
    • 2016
  • Quantum cellular automata (QCA) are one of the alternative technologies that can overcome the limits of complementary metal-oxide-semiconductor (CMOS) scaling. It consists of nano-scale cells and demands very low power consumption. Various circuits on QCA have been researched until these days, and in the middle of the researches, exclusive-OR (XOR) gates are used as error detection and recover. Typical XOR logic gates have a lack of scalable, many clock zones and crossover designs so that they are difficult to implement. In order to overcome these disadvantages, this paper proposes XOR design using majority gate reduced clock zone. The proposed design is compared and analysed to previous designs and is verified the performance.