DOI QR코드

DOI QR Code

Effects of Doping Concentration of Polycrystalline Silicon Gate Layer on Reliability Characteristics in MOSFET's

MOSFET에서 다결정 실리콘 게이트 막의 도핑 농도가 신뢰성에 미치는 영향

  • Park, Keun-Hyung (College of Electrical & Computer Engineering, Chungbuk National University)
  • Received : 2017.11.03
  • Accepted : 2017.12.08
  • Published : 2018.02.01

Abstract

In this report, the results of a systematic study on the effects of polycrystalline silicon gate depletion on the reliability characteristics of metal-oxide semiconductor field-effect transistor (MOSFET) devices were discussed. The devices were fabricated using standard complimentary metal-oxide semiconductor (CMOS) processes, wherein phosphorus ion implantation with implant doses varying from $10^{13}$ to $5{\times}10^{15}cm^{-2}$ was performed to dope the polycrystalline silicon gate layer. For implant doses of $10^{14}/cm^2$ or less, the threshold voltage was increased with the formation of a depletion layer in the polycrystalline silicon gate layer. The gate-depletion effect was more pronounced for shorter channel lengths, like the narrow-width effect, which indicated that the gate-depletion effect could be used to solve the short-channel effect. In addition, the hot-carrier effects were significantly reduced for implant doses of $10^{14}/cm^2$ or less, which was attributed to the decreased gate current under the gate-depletion effects.

Keywords

References

  1. P. Habas and S. Selberherr, Solid State Electron., 33, 1539 (1990). [DOI: https://doi.org/10.1016/0038-1101(90)90134-Z]
  2. C. H. Choi, P. R. Chidambaram, R. Khamankar, C. F. Machala, Z. Yu, and R. W. Dutton, IEEE Trans. Electron Dev., 49, 1227 (2002). [DOI: https://doi.org/10.1109/TED.2002.1013280]
  3. N. Rodriguez, F. Gamiz, and J. B. Roldan, IEEE Trans. Electron Dev., 54, 723 (2007). [DOI: https://doi.org/10.1109/TED.2007.891854]
  4. R. Dutta and S. Kundu, Proc. 2012 5th International Conference on Computers and Devices for Communication (CODEC) (IEEE, Kolkata, India, 2012) p. 1.
  5. N.C.C. Lu, L. Gerzberg, C. Y. Lu, and J. D. Meindl, IEEE Trans. Electron Dev., 30, 137 (1983). [DOI: https://doi.org/10.1109/T-ED.1983.21087]
  6. B. G. Streetman and S. Banerjee, Solid State Electronic Devices 6th Edition (Pearson Prentice Hall, New Jersey, 2006) p. 310.
  7. C. Hu, S. C. Tam, F. C. Hsu, P. K. Ko, T. Y. Chan, and K. W. Terrill, IEEE Electron Device Lett., 32, 375 (1985). [DOI: https://doi.org/10.1109/T-ED.1985.21952]