• Title/Summary/Keyword: MOSFET model

Search Result 259, Processing Time 0.025 seconds

Simulation of Submicron MOSFET Using Hydrodynamic Model (Hydrodynamic model을 이용한 Submicron MOSFET의 Simulation)

  • 김충원;한백형;김경석
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.30A no.11
    • /
    • pp.122-131
    • /
    • 1993
  • In this paper, we have developed a submicron Si MOSFET simulator, which is physically based on the hydrodynamic energy transport mode. The simulator was used to investigate the nonstationary transport effects and the transient phenomena in submicron Si MOSFET's. It is found that the velocity overshoot and the carrier heating are dominant transport mechanism near the drain end of the channel and the transient phenomena is more retained in a long channel MOSFET.

  • PDF

Analytical Model of Double Gate MOSFET for High Sensitivity Low Power Photosensor

  • Gautam, Rajni;Saxena, Manoj;Gupta, R.S.;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.13 no.5
    • /
    • pp.500-510
    • /
    • 2013
  • In this paper, a high-sensitivity low power photodetector using double gate (DG) MOSFET is proposed for the first time using change in subthreshold current under illumination as the sensitivity parameter. An analytical model for optically controlled double gate (DG) MOSFET under illumination is developed to demonstrate that it can be used as high sensitivity photodetector and simulation results are used to validate the analytical results. Sensitivity of the device is compared with conventional bulk MOSFET and results show that DG MOSFET has higher sensitivity over bulk MOSFET due to much lower dark current obtained in DG MOSFET because of its effective gate control. Impact of the silicon film thickness and gate stack engineering is also studied on sensitivity.

Subthreshold Current Model for Threshold Voltage Shift Analysis in Junctionless Cylindrical Surrounding Gate(CSG) MOSFET (무접합 원통형 게이트 MOSFET에서 문턱전압이동 분석을 위한 문턱전압이하 전류 모델)

  • Jung, Hakkee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.21 no.4
    • /
    • pp.789-794
    • /
    • 2017
  • Subthreshold current model is presented using analytical potential distribution of junctionless cylindrical surrounding-gate (CSG) MOSFET and threshold voltage shift is analyzed by this model. Junctionless CSG MOSFET is significantly outstanding for controllability of gate to carrier flow due to channel surrounded by gate. Poisson's equation is solved using parabolic potential distribution, and subthreshold current model is suggested by center potential distribution derived. Threshold voltage is defined as gate voltage corresponding to subthreshold current of $0.1{\mu}A$, and compared with result of two dimensional simulation. Since results between this model and 2D simulation are good agreement, threshold voltage shift is investigated for channel dimension and doping concentration of junctionless CSG MOSFET. As a result, threshold voltage shift increases for large channel radius and oxide thickness. It is resultingly shown that threshold voltage increases for the large difference of doping concentrations between source/drain and channel.

Parameter dependent conduction path for nano structure double gate MOSFET (나노구조 이중게이트 MOSFET에서 전도중심의 파라미터 의존성)

  • Jung, Hak-Kee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.12 no.3
    • /
    • pp.541-546
    • /
    • 2008
  • In this paper, conduction phenomena have been considered for nano structure double gate MOSFET, using the analytical model. The Possion equation is used to analytical model. The conduction mechanisms to have an influence on current conduction are thermionic emission and tunneling current, and subthreshold swings of this paper are compared with those of two dimensional simulation to verify this model. The deviation of current path and the influence of current path on subthreshold swing have been considered according to the dimensional parameters of double gate MOSFET, i.e. gate length, gate oxide thickness, channel thickness. The optimum channel doping concentration is determined as the deviation of conduction path is considered according doping concentration.

A Study on the SPICE Model Parameter Extraction Method for the DC Model of the High Voltage MOSFET (High Voltage MOSFET의 DC 해석 용 SPICE 모델 파라미터 추출 방법에 관한 연구)

  • Lee, Un-Gu
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.60 no.12
    • /
    • pp.2281-2285
    • /
    • 2011
  • An algorithm for extracting SPICE MOS level 2 model parameters for the high voltage MOSFET DC model is proposed. The optimization method for analyzing the nonlinear data of the current-voltage curve using the Gauss-Newton algorithm is proposed and the pre-process step for calculating the threshold voltage and the mobility is proposed. The drain current obtained from the proposed method shows the maximum relative error of 5.6% compared with the drain current of 2-dimensional device simulation for the high voltage MOSFET.

Pspice ABM MOSFET Model for Conducted EMI Analysis (전도 전자파 장애 분석을 위한 Pspice ABM MOSFET 모델)

  • Lee, J.H.;Lee, D.Y.;Cho, B.H.
    • Proceedings of the KIEE Conference
    • /
    • 1998.07f
    • /
    • pp.1876-1878
    • /
    • 1998
  • For an analysis and simulation of the conducted EMI of switching converters, an accurate simulation model for MOSFET is needed. This paper presents a new modeling approach, which incorporates DC output characteristics and AC dynamics especially the parasitic capacitances. It uses Pspice ABM(Analog Behavioral Model) and the MOSFET parameters can be obtained from the Data sheet in the frequency range of interest for EMI analysis. The model verified with an experimental setup and the EMI for a test converter is analyzed with respect to the MOSFET switching waveforms.

  • PDF

Hot electron induced degradation model of the DC and RF characteristics of RF-nMOSFET (Hot electron에 의한 RF-nMOSFET의 DC및 RF 특성 열화 모델)

  • 이병진;홍성희;유종근;전석희;박종태
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.35D no.11
    • /
    • pp.62-69
    • /
    • 1998
  • The general degradation model has been applied to analyze the hot carrier induced degradation of the DC and RF characteristics of RF-nMOSFET. The degradation of cut-off frequency has been severer than the degradation of bulk MOSFET drain current. The value of the degradation rate n and the degradation parameter m for RF-nMOSFET has been equal to those for bulk MOSFET. The decrease of device degradation with the increase of fingers could be explained by the large source/drain parasitic resistance and drain saturation voltage. It has been also found that the RF performance degradation could be explained by the decrease of $g_{m}$ and $C_{gd}$ and the increase of $g_{ds}$ after stress. The degradation of the DC and RF characteristics of RF-nMOSFET could be predicted by the measurement of the substrate current.t.

  • PDF

Analysis and extraction method of noise parameters for short channel MOSFET thermal noise modeling (단채널 MOSFET의 열잡음 모델링을 위한 잡음 파라메터의 분석과 추출방법)

  • Kim, Gue-Chol
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.13 no.12
    • /
    • pp.2655-2661
    • /
    • 2009
  • In this paper, an accurate noise parameters for thermal noise modeling of short channel MOSFET is derived and extracted. Fukui model for calculating the noise parameters of a MOSFET is modified by considering effects of parasitic elements in short channel, and it is compared with conventional noise model equation. In addition, for obtaining the intrinsic noise sources of devices, noise parameters(minimum noise figure $F_{min}$, equivalent noise resistance $R_n$ optimized source admittance $Y_{opt}=G_{opt}+B_{opt}$) in submicron MOSFETs is extracted. With this extraction method, the intrinsic noise parameters of MOSFET without effects of probe pad and extrinsic parasitic elements from RF noise measurements can be directly obtained.

Characterization of Channel Electric Field in LDD MOSFET (LDD MOSFET채널 전계의 특성 해석)

  • 한민구;박민형
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.38 no.6
    • /
    • pp.401-415
    • /
    • 1989
  • A simple but accurate analytical model for the lateral channel electric field in gate-offset structured Lightly Doped Drain MOSFET has been developed. Our model assumes Gaussian doping profile, rather than simple uniform doping, for the lightly doped region and our model can be applied to LDD structures where the junction depth of LDD is not identical to the heavily doped drain. The validity of our model has been proved by comparing our analytical results with two dimensional device simulations. Due to its simplicity, our model gives a better understanding of the mechanisms involved in reducing the electric field in the LDD MOSFET. The model shows clearly the dependencies of the lateral channel electric field on the drain and gate bias conditions and process, design parameters. Advantages of our analytical model over costly 2-D device simulations is to identify the effects of various parameters, such as oxide thickness, junction depth, gate/drain bias, the length and doping concentration of the lightly doped region, on the peak electric field that causes hot-electron pohenomena, individually. Our model can also find the optimum doping concentration of LDD which minimizes the peak electric field and hot-electron effects.

  • PDF

The Effect of Intrinsic Capacitances of MOSFET's on the Charge Redistribution in Dynamic Gates (MOSFET의 Intrinsie캐패시턴스가 도미노 논리회로에서의 전하 재분포에 미치는 영향)

  • 이병호;박성준;김원찬
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.27 no.9
    • /
    • pp.1378-1385
    • /
    • 1990
  • In this paper we propose a model which can predict well the logical errors come from the charge redistribution in domino gates. In this model the effect of the intrinsic capacitance between gate and channel of MOSFET's is considered. This effect is more important than the parasitic capacitance effect. The error by the proposed model is only 8% of that by the currently used model. This model can be used as a guide-line in the design of domino circuits.

  • PDF