• Title/Summary/Keyword: Cu electroplating

Search Result 163, Processing Time 0.032 seconds

High Speed Cu Filling Into TSV by Pulsed Current for 3 Dimensional Chip Stacking (3차원 실장용 TSV의 펄스전류 파형을 이용한 고속 Cu도금 충전)

  • Kim, In Rak;Park, Jun Kyu;Chu, Yong Cheol;Jung, Jae Pil
    • Korean Journal of Metals and Materials
    • /
    • v.48 no.7
    • /
    • pp.667-673
    • /
    • 2010
  • Copper filling into TSV (through-silicon-via) and reduction of the filling time for the three dimensional chip stacking were investigated in this study. A Si wafer with straight vias - $30\;{\mu}m$ in diameter and $60\;{\mu}m$ in depth with $200\;{\mu}m$ pitch - where the vias were drilled by DRIE (Deep Reactive Ion Etching) process, was prepared as a substrate. $SiO_2$, Ti and Au layers were coated as functional layers on the via wall. In order to reduce the time required complete the Cu filling into the TSV, the PPR (periodic pulse reverse) wave current was applied to the cathode of a Si chip during electroplating, and the PR (pulse-reverse) wave current was also applied for a comparison. The experimental results showed 100% filling rate into the TSV in one hour was achieved by the PPR electroplating process. At the interface between the Cu filling and Ti/ Au functional layers, no defect, such as a void, was found. Meanwhile, the electroplating by the PR current showed maximum 43% filling ratio into the TSV in an hour. The applied PPR wave form was confirmed to be effective to fill the TSV in a short time.

Effect of Thiourea on the Copper Electrodeposition (구리 전기 도금에 Thiourea가 미치는 효과)

  • Lee, Joo-Yul;Yim, Seong-Bong;Hwang, Yang-Jin;Lee, Kyu-Hwan
    • Journal of the Korean institute of surface engineering
    • /
    • v.43 no.6
    • /
    • pp.289-296
    • /
    • 2010
  • The effect of organic additives, thiourea (TU), on the copper electroplated layer of large rectangular size was investigated through physical and various electrochemical techniques. It was found that TU had strong adsorption characteristics on the Ni substrate and affected the initial electroplating process by inducing surface reaction instead of mass transfer in the bulk solution. TU additives had its critical micelle concentration at 200 ppm in copper sulphate solution and showed abrupt change in morphological and electrochemical impedance spectroscopic results around this concentration, which could be related with the destruction of adsorption structure of TU-Cu(I) complex formed at the Ni substrate surface. By conducting a commercial electroplating simulation, when TU additives was included at cmc in the plating solution, it acted as a depolarizer for copper electrodeposition and was effective to reduce the unevenness of copper deposits between centre and edge region at high current densities of 10 ASD.

Cu Electroplating and Low Alpha Solder Bumping on TSV for 3-D Packaging (3차원 실장을 위한 TSV의 Cu 전해도금 및 로우알파 솔더 범핑)

  • Jung, Do hyun;Kumar, Santosh;Jung, Jae pil
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.22 no.4
    • /
    • pp.7-14
    • /
    • 2015
  • Research and application of three dimensional packaging technology in electronics have been increasing according to the trend of high density, high capacity and light weight in electronics. In this paper, TSV fabrication and research trend in three dimensional packaging are reported. Low alpha solder bumping which can solve the soft error problem in electronics is also introduced. In detail, this paper includes fabrication of TSV, functional layers deposition, Cu filling in TSV by electroplating using PPR (periodic pulse reverse) and 3 step PPR processes, and low alpha solder bumping on TSV by solder ball. TSV and low alpha solder bumping technologies need more studies and improvements, and the drawbacks of three dimensional packaging can be solved gradually through continuous attentions and researches.

Fabrication of Laminated Multi-layer Flexible Substrate with Cu/Sn Via (Cu/Sn 비아를 적용한 일괄적층 방법에 의한 다층연성기판의 제조)

  • Lee H. J.;Yu Jin
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.11 no.4 s.33
    • /
    • pp.1-5
    • /
    • 2004
  • A multi-layer flexible substrate is composed of copper(Cu)/polyimide that are known as good electrical conductivity, and low dielectric constant, respectively. In this study. conductor line of $5{\mu}m$-pitch was successfully fabricated without non-uniform pattern shape by electroplating copper and coating polyimide on patterned stainless steel. For multi-layer flexible substrate, via holes were drilled by UV laser and filled with electroplating copper and tin. And then, the PI layer with vias and conductor lines was stripped from stainless steel substrate. The PI layers were laminated at once with careful alignment between layers. Solid state reaction between tin and copper during lamination formed the intermetallic compounds of $Cu_6Sn_5$($\eta$-phase) and $Cu_3Sn$($\epsilon$-Phase) and achieved a complete inter-connection by vertically positioning the plugged via holes on via pad. The via formation process has several advantages; such as better electrical property and lower cost than V type via and paste via.

  • PDF

Formation of Copper Seed Layers and Copper Via Filling with Various Additives (Copper Seed Layer 형성 및 도금 첨가제에 따른 Copper Via Filling)

  • Lee, Hyun-Ju;Ji, Chang-Wook;Woo, Sung-Min;Choi, Man-Ho;Hwang, Yoon-Hwae;Lee, Jae-Ho;Kim, Yang-Do
    • Korean Journal of Materials Research
    • /
    • v.22 no.7
    • /
    • pp.335-341
    • /
    • 2012
  • Recently, the demand for the miniaturization of printed circuit boards has been increasing, as electronic devices have been sharply downsized. Conventional multi-layered PCBs are limited in terms their use with higher packaging densities. Therefore, a build-up process has been adopted as a new multi-layered PCB manufacturing process. In this process, via-holes are used to connect each conductive layer. After the connection of the interlayers created by electro copper plating, the via-holes are filled with a conductive paste. In this study, a desmear treatment, electroless plating and electroplating were carried out to investigate the optimum processing conditions for Cu via filling on a PCB. The desmear treatment involved swelling, etching, reduction, and an acid dip. A seed layer was formed on the via surface by electroless Cu plating. For Cu via filling, the electroplating of Cu from an acid sulfate bath containing typical additives such as PEG(polyethylene glycol), chloride ions, bis-(3-sodiumsulfopropyl disulfide) (SPS), and Janus Green B(JGB) was carried out. The desmear treatment clearly removes laser drilling residue and improves the surface roughness, which is necessary to ensure good adhesion of the Cu. A homogeneous and thick Cu seed layer was deposited on the samples after the desmear treatment. The 2,2'-Dipyridyl additive significantly improves the seed layer quality. SPS, PEG, and JGB additives are necessary to ensure defect-free bottom-up super filling.

Characterization of the SnAg Electrodeposits according to the Current Density and Cross-sectional Microstructure Analysis in the Cu Pillar Solder Bump (전류밀도에 따른 SnAg 도금층의 특성 및 Cu 필라 솔더 범프의 단면 미세구조 측정)

  • Kim, Sang-Hyuk;Hong, Seong-Ki;Yim, Hyunho;Lee, Hyo-Jong
    • Journal of the Korean institute of surface engineering
    • /
    • v.48 no.4
    • /
    • pp.131-135
    • /
    • 2015
  • We investigated the surface morphology and the change of Ag concentration for SnAg electrodeposits according to the current density using labmade and commercial plating solutions. The concentration of Ag in the SnAg electrodeposits decreased with increasing the current density. The Ag concentrations at the conditions of over $50mA/cm^2$ were below 3 wt% and the surface was relatively smooth. Cu pillar bump was fabricated by using SnAg electroplating, and it was reflowed at $240^{\circ}C$ for 90 sec. The cross-sectional microstructure was investigated by using EBSD measurement and it was found that the grain size of SnAg became smaller by increasing the number of reflow treatments.

Fabrication of Through-hole Interconnect in Si Wafer for 3D Package (3D 패키지용 관통 전극 형성에 관한 연구)

  • Kim, Dae-Gon;Kim, Jong-Woong;Ha, Sang-Su;Jung, Jae-Pil;Shin, Young-Eui;Moon, Jeong-Hoon;Jung, Seung-Boo
    • Journal of Welding and Joining
    • /
    • v.24 no.2
    • /
    • pp.64-70
    • /
    • 2006
  • The 3-dimensional (3D) chip stacking technology is a leading technology to realize a high density and high performance system in package (SiP). There are several kinds of methods for chip stacking, but the stacking and interconnection through Cu filled through-hole via is considered to be one of the most advanced stacking technologies. Therefore, we studied the optimum process of through-hole via formation and Cu filling process for Si wafer stacking. Through-hole via was formed with DRIE (Deep Reactive ion Etching) and Cu filling was realized with the electroplating method. The optimized conditions for the via formation were RE coil power of 200 W, etch/passivation cycle time of 6.5 : 6 s and SF6 : C4F8 gas flow rate of 260 : 100 sccm. The reverse pulsed current of 1.5 A/dm2 was the most favorable condition for the Cu electroplating in the via. The Cu filled Si wafer was chemically and mechanically polished (CMP) for the following flip chip bumping technology.

Fabrication Method of Ni Based Under Bump Metallurgy and Sn-Ag Solder Bump by Electroplating (전해도금을 이용한 Ni계 UBM 및 Sn-Ag 솔더 범프 형성방법)

  • Kim, Jong-Yeon;Kim, Su-Hyeon;Yu, Jin
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2002.11a
    • /
    • pp.33-37
    • /
    • 2002
  • 본 연구에서는 전해도금법을 이용하여 플립칩용 Ni, Ni-Cu 합금 UBM (Under Bump Metallurgy) 및 Sn-Ag 무연 솔더 범프를 형성하였다. 솔더 범프의 전해도금시 고속도금 방법으로 균일한 범프 높이를 갖도록 하는 도금 조건 및 도금 기판의 역할로서의 UBM의 영향을 조사하였다. Cu/Ni-Cu 합금/Cu UBM을 적용한 경우 음극시편의 전극 접점수를 증가시켰을 때 비교적 균일한 솔더 범프를 형성시킬 수 있었던 반면, Ni UBM의 경우는 접점수를 증가시켜도 다소 불균일한 솔더 범프를 형성하였다. 리플로 시간을 변화하여 범프 전단 강도 및 파단 특성을 조사하였는데 Ni UBM의 경우 Cu/Ni-Cu 합금/Cu UBM에 비해 전단강도가 다소 낮은 값을 가졌고 금속막이 웨이퍼에서 분리되는 파괴 거동이 관찰되었다.

  • PDF

Interconnection Process and Electrical Properties of the Interconnection Joints for 3D Stack Package with $75{\mu}m$ Cu Via ($75{\mu}m$ Cu via가 형성된 3D 스택 패키지용 interconnection 공정 및 접합부의 전기적 특성)

  • Lee Kwang-Yong;Oh Teck-Su;Won Hye-Jin;Lee Jae-Ho;Oh Tae-Sung
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.12 no.2 s.35
    • /
    • pp.111-119
    • /
    • 2005
  • Stack specimen with three dimensional interconnection structure through Cu via of $75{\mu}m$ diameter, $90{\mu}m$ height and $150{\mu}m$ pitch was successfully fabricated using subsequent processes of via hole formation with Deep RIE (reactive ion etching), Cu via filling with pulse-reverse electroplating, Si thinning with CMP, photolithography, metal film sputtering, Cu/Sn bump formation, and flip chip bonding. Contact resistance of Cu/Sn bump and Cu via resistance could be determined ken the slope of the daisy chain resistance vs the number of bump joints of the flip chip specimen containing Cu via. When flip- chip bonded at $270^{\circ}C$ for 2 minutes, the contact resistance of the Cu/Sn bump joints of $100{\times}100{\mu}m$ size was 6.7m$\Omega$ and the Cu via resistance of $75{\mu}m$ diameter, $90{\mu}m$ height was 2.3m$\Omega$.

  • PDF