• 제목/요약/키워드: tunneling oxide

검색결과 189건 처리시간 0.028초

실리콘 산화막의 저레벨 누설전류에 관한 연구 (A Study on the Low Level Leakage Currents of Silicon Oxides)

  • 강창수;김동진
    • 전자공학회논문지T
    • /
    • 제35T권1호
    • /
    • pp.29-32
    • /
    • 1998
  • 실리콘 산화막에서 저레벨 누설전류를 조사하였다. 저레벨 누설전류는 전이요소와 직류요소로 구성되어 있다. 전이요소는 스트레스에 의해 두 계면트랩 가까이 발생된 트랩의 충방전에 의한 터널링으로 나타났으며 직류요소는 산화막을 통한 트랩 어시스트 터널링으로 나타났다 그리고 저레벨 누설전류는 산화막에서 발생된 트랩의 수에 비례하였다. 저레벨 누설전류는 트랩의 충방전 누설전류이며 비휘발성 소자의 데이터 유지능력에 영향을 주었다.

  • PDF

The Poly(3-hexylthiophene)을 발광층으로 사용한 전계 발광소자의 발광특성 (Emission Properties of Electroluminescent Device Using Poly(3-hexylthiophene) as Emilting Material)

  • 김주승;구할본;조재철
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1999년도 춘계학술대회 논문집
    • /
    • pp.263-266
    • /
    • 1999
  • Electrolunlinescent devices based on conjugated polymer emitting materials have been much attracted possible applications for multicolor flat panel display, since the conjugated polymers have a small band gap emitting obtained at a low driving voltage. In this paper, we fabricated the single layer EL device using poly(3-hexylthiophene) as emitting material Electroluminescence(EL) and I-V-L characteristics of indium-tin-oxide[ITO]P3HT/AI device with a various thickness were investigated. It was demonstrate that the I-V characteristics depend, not the voltage but the electric- field strength, The current is dependent on the electric filed and not on the applied voltage, indicating that the carriers are injected by a tunneling process. In the device, the barrier to hole injection is only 0.5eV and the barrier to electron injection is 1.5eV.

  • PDF

Percolative Electrical Conductivity of Platy Alumina/Few-layer Graphene Multilayered Composites

  • Choi, Ki-Beom;Kim, Jong-Young;Lee, Sung-Min;Lee, Kyu-Hyoung;Yoon, Dae Ho
    • 한국세라믹학회지
    • /
    • 제54권3호
    • /
    • pp.257-260
    • /
    • 2017
  • In this work, we present a facile one-pot synthesis of a multilayer-structured platy alumina/few-layer graphene nanocomposite by planetary milling and hot pressing. The sintered composites have electrical conductivity exhibiting percolation behavior (threshold ~ 0.75 vol.%), which is much lower than graphene oxide/ceramic composites (> 3.0 vol.%). The conductivity data are well-described by the percolation theory, and the fitted exponent values are estimated to be 1.65 and 0.93 for t and q, respectively. The t and q values show conduction mechanisms intermediate between 2D- and 3D, which originates from quantum tunneling between nearest neighbored graphenes.

A Compact Quantum Model for Cylindrical Surrounding Gate MOSFETs using High-k Dielectrics

  • Vimala, P.;Balamurugan, N.B.
    • Journal of Electrical Engineering and Technology
    • /
    • 제9권2호
    • /
    • pp.649-654
    • /
    • 2014
  • In this paper, an analytical model for Surrounding Gate (SG) metal-oxide- semiconductor field effect transistors (MOSFETs) considering quantum effects is presented. To achieve this goal, we have used variational approach for solving the Poission and Schrodinger equations. This model is developed to provide an analytical expression for inversion charge distribution function for all regions of device operation. This expression is used to calculate the other important parameters like inversion charge density, threshold voltage, drain current and gate capacitance. The calculated expressions for the above parameters are simple and accurate. This paper also focuses on the gate tunneling issue associated with high dielectric constant. The validity of this model was checked for the devices with different dimensions and bias voltages. The calculated results are compared with the simulation results and they show good agreement.

Characterization of functionalized silicon surfaces and graphenes using synchrotron radiation PES

  • 황찬국
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2009년도 제38회 동계학술대회 초록집
    • /
    • pp.40-40
    • /
    • 2010
  • Employing synchrotron radiation based photoemission spectroscopy (PES) and scanning tunneling microscopy (STM), our group have investigated Si surfaces, various graphenes and molecular nanolayers. In this talk, I introduce recent results on the surface related systems. All experiments have been performed at the surface science beamlines, 3A2 and 7B1, in Pohang Accelerator Laboratory, where high resolution PES (HRPES) and angle resolved PES (ARPES) are available. Metals or molecules are adsorbed and sometimes extreme ultraviolet is irradiated onto surfaces to give them special functions. I show several examples for surface functionalzation and how to characterize solid surface using the analysis techniques. In particular, lots of ARPES and STM data are provided from graphenes, a strong candidate for replacing Si and conducting oxide currently used in many electronic and optical devices.

  • PDF

MONOnS 각 layer층의 두께에 따른 특성

  • 백경현;정성욱;장경수;박형식;유경열;이원백;이준신
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2010년도 제39회 하계학술대회 초록집
    • /
    • pp.253-253
    • /
    • 2010
  • 유리 기판 상에 시스템 온 패널과 같은 차세대 디스플레이 구현과 평판형 디스플레이의 문제점 해결을 위하여 비휘발성 메모리 소자 등의 전자 소자 집적화와 빠른 구동 속도를 가진 박막트랜지스터가 요구된다. 본 논문에서는 비휘발성 메모리 소자에서 MONOnS 각 layer층의 두께 따른 특성에 대한 연구를 진행하였다. 실험은 ONO 구조를 12.5nm/35nm/2.7nm, 12.5nm/20nm/2.3nm, 8.5nm/10nm/2.3nm, 6.5nm/10nm/1.9nm 의 두께로 증착하였다. ${\Delta}VFB$, Retention time, capacitance을 측정하여 oxide/Nitride/Oxynitride 층의 두께 변화를 통해 최적화된 tunneling layer와 charge storage layer, 그리고 blocking layer의 두께를 알 수 있다.

  • PDF

RTP로 $N_2$O 분위기에서 제조한 Oxynitride Gate 절연체의 물질적 전기적 특성 (Material and Electrical Characteristics of Oxynitride Gate Dielectrics prepared in $N_2$O ambient by Rapid Thermal Process)

  • 박진성;이우성;심태언;이종길
    • 한국재료학회지
    • /
    • 제2권4호
    • /
    • pp.285-292
    • /
    • 1992
  • Si(100) 웨이퍼를 사용하여 RTP 장비에서 $O_2$$N_2$O 분위기에서 8nm의 oxynitride를 제조 하였다. 기존의 로(furnace) 열산화막과 비교해서 oxynitride는 I-V, TDDB 특성이 우수하였고, flat-band voltage shift도 적었으며 $BF_2이온$ 주입에 의한 붕소 투과 억제 특성도 우수하다. 유전상수는 oxynitride가 열산화막에 비해서 크다. Oxynitride는 순수한 Si$O_2$유사하게 V 〉${\varphi}_0$ 구간에서 Fowler-Nordheim 터널링 특성을 나타낸다. SIMS, AES, 그리고 XPS 분석 결과 질소 pile-up이 Si$O_2$/Si 계면에서 나타나고, 이것은 oxynitride 산화막 특성 향상과 깊은 관련이 있다.

  • PDF

Au 나노 입자를 이용한 floating gate memory에서 $SiO_2$ or SiON 터널링 게이트 산화막의 영향 (Effects of $SiO_2$ or SiON tunneling gate oxide on Au nano-particles floating gate memory)

  • 구현모;이우현;조원주;구상모;정홍배;이동욱;김재훈;이민성;김은규
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2006년도 추계학술대회 논문집 Vol.19
    • /
    • pp.67-68
    • /
    • 2006
  • Floating gate non-volatile memory devices with Au nano-particles embedded in SiON or $SiO_2$ dielectrics were fabricated by digital sputtering method. The size and the density of Au are 4nm and $2{\times}10^{-12}cm^{-2}$, respectively. The floating gate memory of MOSFET with 5nm tunnel oxide and 45nm control oxide have been fabricated. This devices revealed a memory effect which due to proGrainming and erasing works perform by a gate bias stress repeatedly.

  • PDF

Preparation of Atomically Flat Si(111)-H Surfaces in Aqueous Ammonium Fluoride Solutions Investigated by Using Electrochemical, In Situ EC-STM and ATR-FTIR Spectroscopic Methods

  • Bae, Sang-Eun;Oh, Mi-Kyung;Min, Nam-Ki;Paek, Se-Hwan;Hong, Suk-In;Lee, Chi-Woo J.
    • Bulletin of the Korean Chemical Society
    • /
    • 제25권12호
    • /
    • pp.1822-1828
    • /
    • 2004
  • Electrochemical, in situ electrochemical scanning tunneling microscope (EC-STM), and attenuated total reflectance-FTIR (ATR-FTIR) spectroscopic methods were employed to investigate the preparation of atomically flat Si(111)-H surface in ammonium fluoride solutions. Electrochemical properties of atomically flat Si(111)-H surface were characterized by anodic oxidation and cathodic hydrogen evolution with the open circuit potential (OCP) of ca. -0.4 V in concentrated ammonium fluoride solutions. As soon as the natural oxide-covered Si(111) electrode was immersed in fluoride solutions, OCP quickly shifted to near -1 V, which was more negative than the flat band potential of silicon surface, indicating that the surface silicon oxide had to be dissolved into the solution. OCP changed to become less negative as the oxide layer was being removed from the silicon surface. In situ EC-STM data showed that the surface was changed from the initial oxidecovered silicon to atomically rough hydrogen-terminated surface and then to atomically flat hydrogenterminated surface as the OCP moved toward less negative potentials. The atomically flat Si(111)-H structure was confirmed by in situ EC-STM and ATR-FTIR data. The dependence of atomically flat Si(111)-H terrace on mis-cut angle was investigated by STM, and the results agreed with those anticipated by calculation. Further, the stability of Si(111)-H was checked by STM in ambient laboratory conditions.

SANOS 메모리 셀 트랜지스터에서 Tunnel Oxide-Si Substrate 계면 트랩에 따른 소자의 전기적 특성 및 신뢰성 분석 (Analysis of the Interface Trap Effect on Electrical Characteristic and Reliability of SANOS Memory Cell Transistor)

  • 박성수;최원호;한인식;나민기;엄재철;이승석;배기현;이희덕;이가원
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2007년도 추계학술대회 논문집
    • /
    • pp.94-95
    • /
    • 2007
  • In this paper, the dependence of electrical characteristics of Silicon-$Al_2O_3$-Nitride-Oxide-Silicon (SANOS) memory cell transistors and program speed, reliability of memory device on interface trap between Si substrate and tunneling oxide was investigated. The devices were fabricated by the identical processing in a single lot except the deposition method of the charge trapping layer, nitride. In the case of P/E speed, it was shown that P/E speed is slower in the SONOS cell transistors with larger interface trap density by charge blocking effect, which is confirmed by simulation results. However, the data retention characteristics show much less dependence on interface trap. Therefore, to improve SANOS memory characteristic, it is very important to optimize the interface trap and charge trapping layer.

  • PDF