• Title/Summary/Keyword: silicon power MOSFETs

Search Result 23, Processing Time 0.045 seconds

Degradation of electrical characteristics in Bio-FET devices by O2 plasma surface treatment and improving by heat treatment (O2 플라즈마 표면처리에 의한 Bio-FET 소자의 특성 열화 및 후속 열처리에 의한 특성 개선)

  • Oh, Se-Man;Jung, Myung-Ho;Cho, Won-Ju
    • Journal of the Korean Vacuum Society
    • /
    • v.17 no.3
    • /
    • pp.199-203
    • /
    • 2008
  • The effects of surface treatment by $O_2$ plasma on the Bio-FETs were investigated by using the pseudo-MOSFETs on the SOI substrates. After a surface treatment by $O_2$ plasma with different RF powers, the current-voltage and field effect mobility of pseudo-MOSFETs were measured by applying back gate bias. The subthreshold characteristics of pseudo-MOSFETs were significantly degraded with increase of RF power. Additionally, a forming gas anneal process in 2 % diluted $H_2/N_2$ ambient was developed to recover the plasma process induced surface damages. A considerable improvement of the subthreshold characteristics was achieved by the forming gas anneal. Therefore, it is concluded that the pseudo-MOSFETs are a powerful tool for monitoring the surface treatment of Bio-FETs and the forming gas anneal process is effective for improving the electrical characteristics of Bio-FETs.

A Study on JFET and FLR Optimization for the Design and Fabrication of 3.3kV SiC MOSFET (3.3kV SiC MOSFET 설계 및 제작을 위한 JFET 및 FLR 최적화 연구)

  • YeHwan Kang;Hyunwoo Lee;Sang-Mo Koo
    • Journal of the Semiconductor & Display Technology
    • /
    • v.22 no.3
    • /
    • pp.155-160
    • /
    • 2023
  • The potential performance benefits of Silicon Carbide(SiC) MOSFETs in high power, high frequency power switching applications have been well established over the past 20 years. In the past few years, SiC MOSFET offerings have been announced by suppliers as die, discrete, module and system level products. In high-voltage SiC vertical devices, major design concerns is the edge termination and cell pitch design Field Limiting Rings(FLR) based structures are commonly used in the edge termination approaches. This study presents a comprehensive analysis of the impact of variation of FLR and JFET region on the performance of a 3.3 kV SiC MOSFET during. The improvement in MOSFET reverse bias by optimizing the field ring design and its influence on the nominal operating performance is evaluated. And, manufacturability of the optimization of the JFET region of the SiC MOSFET was also examined by investigating full-map electrical characteristics.

  • PDF

DC Characteristic of Silicon-on-Insulator n-MOSFET with SiGe/Si Heterostructure Channel (SiGe/Si 이종접합구조의 채널을 이용한 SOI n-MOSFET의 DC 특성)

  • Choi, A-Ram;Choi, Sang-Sik;Yang, Hyun-Duk;Kim, Sang-Hoon;Lee, Sang-Heung;Shim, Kyu-Hwan
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.06a
    • /
    • pp.99-100
    • /
    • 2006
  • Silicon-on-insulator(SOI) MOSFET with SiGe/Si heterostructure channel is an attractive device due to its potent use for relaxing several limits of CMOS scaling, as well as because of high electron and hole mobility and low power dissipation operation and compatibility with Si CMOS standard processing. SOI technology is known as a possible solution for the problems of premature drain breakdown, hot carrier effects, and threshold voltage roll-off issues in sub-deca nano-scale devices. For the forthcoming generations, the combination of SiGe heterostructures and SOI can be the optimum structure, so that we have developed SOI n-MOSFETs with SiGe/Si heterostructure channel grown by reduced pressure chemical vapor deposition. The SOI n-MOSFETs with a SiGe/Si heterostructure are presented and their DC characteristics are discussed in terms of device structure and fabrication technology.

  • PDF

Z-Source Inverter with SiC Power Semiconductor Devices for Fuel Cell Vehicle Applications

  • Aghdam, M. Ghasem Hosseini
    • Journal of Power Electronics
    • /
    • v.11 no.4
    • /
    • pp.606-611
    • /
    • 2011
  • Power electronics is a key technology for electric, hybrid, plug-in hybrid, and fuel cell vehicles. Typical power electronics converters used in electric drive vehicles include dc/dc converters, inverters, and battery chargers. New semiconductor materials such as silicon carbide (SiC) and novel topologies such as the Z-source inverter (ZSI) have a great deal of potential to improve the overall performance of these vehicles. In this paper, a Z-source inverter for fuel cell vehicle application is examined under three different scenarios. 1. a ZSI with Si IGBT modules, 2. a ZSI with hybrid modules, Si IGBTs/SiC Schottky diodes, and 3. a ZSI with SiC MOSFETs/SiC Schottky diodes. Then, a comparison of the three scenarios is conducted. Conduction loss, switching loss, reverse recovery loss, and efficiency are considered for comparison. A conclusion is drawn that the SiC devices can improve the inverter and inverter-motor efficiency, and reduce the system size and cost due to the low loss properties of SiC devices. A comparison between a ZSI and traditional PWM inverters with SiC devices is also presented in this paper. Based on this comparison, the Z-source inverter produces the highest efficiency.

Design of a 2kW Bidirectional Synchronous DC-DC Converter for Battery Energy Storage System (배터리 에너지 저장장치용 고효율 2kW급 양방향 DC-DC 컨버터 설계)

  • Lee, Taeyeong;Cho, Byung-Geuk;Cho, Younghoon;Hong, Chanook;Lee, Han-Sol;Cho, Kwan-Yuhl
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.22 no.4
    • /
    • pp.312-323
    • /
    • 2017
  • This paper introduces the bidirectional dc-dc converter design case study, which employs silicon-carbide (SiC) MOSFETs for battery energy storage system (BESS). This converter topology is selected as bidirectional synchronous buck converter, which is composed of a half bridge converter, an inductor, and a capacitor, where the converter has less conduction loss than that of a unidirectional buck and boost converter, and to improve the converter efficiency, both the power stage design and power conversion architecture are described in detail. The conduction and switching losses are compared among three different SiC devices in this paper. In addition, the thermal analysis using Maxwell software of each switching device supports the loss analyses, in which both the 2 kW prototype analyses and experimental results show very good agreement.

Optimization of 1.2 kV 4H-SiC MOSFETs with Vertical Variation Doping Structure (Vertical Variation Doping 구조를 도입한 1.2 kV 4H-SiC MOSFET 최적화)

  • Ye-Jin Kim;Seung-Hyun Park;Tae-Hee Lee;Ji-Soo Choi;Se-Rim Park;Geon-Hee Lee;Jong-Min Oh;Weon Ho Shin;Sang-Mo Koo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.37 no.3
    • /
    • pp.332-336
    • /
    • 2024
  • High-energy bandgap material silicon carbide (SiC) is gaining attention as a next-generation power semiconductor material, and in particular, SiC-based MOSFETs are developed as representative power semiconductors to increase the breakdown voltage (BV) of conventional planar structures. However, as the size of SJ (Super Junction) MOSFET devices decreases and the depth of pillars increases, it becomes challenging to uniformly form the doping concentration of pillars. Therefore, a structure with different doping concentrations segmented within the pillar is being researched. Using Silvaco TCAD simulation, a SJ VVD (vertical variation doping profile) MOSFET with three different doping concentrations in the pillar was studied. Simulations were conducted for the width of the pillar and the doping concentration of N-epi, revealing that as the width of the pillar increases, the depletion region widens, leading to an increase in on-specific resistance (Ron,sp) and breakdown voltage (BV). Additionally, as the doping concentration of N-epi increases, the number of carriers increases, and the depletion region narrows, resulting in a decrease in Ron,sp and BV. The optimized SJ VVD MOSFET exhibits a very high figure of merit (BFOM) of 13,400 KW/cm2, indicating excellent performance characteristics and suggesting its potential as a next-generation highperformance power device suitable for practical applications.

A Methodology of Radiation Measurement of MOSFET Dosimeter (MOSFET 검출기의 방사선 측정 기법)

  • Lho, Young-Hwan;Lee, Sang-Yong;Kang, Phil-Hyun
    • Proceedings of the IEEK Conference
    • /
    • 2009.05a
    • /
    • pp.159-162
    • /
    • 2009
  • The necessity of radiation dosimeter with precise measurement of radiation dose is increased and required in the field of spacecraft, radiotheraphy hospital, atomic plant facility, etc. where radiation exists. Until now, a low power commercial metal-oxide semiconductor(MOS) transistor has been tested as a gamma radiation dosimeter. The measurement error between the actual value and the measurement one can occur since the MOSFET(MOS field-effect transistor) dosimeter, which is now being used, has two gates with same width. The measurement value of dosimeter depends on the variation of threshold voltage, which can be affected by the environment such as temperature. In this paper, a radiation dosimeter having a pair of MOSFET is designed in the same silicon substrate, in which each of the MOSFETs is operable in a bias mode and a test mode. It can measure the radiation dose by the difference between the threshold voltages regardless of the variation of temperature.

  • PDF

Drain Induced Barrier Lowering(DIBL) SPICE Model for Sub-10 nm Low Doped Double Gate MOSFET (10 nm 이하 저도핑 DGMOSFET의 SPICE용 DIBL 모델)

  • Jung, Hakkee
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.21 no.8
    • /
    • pp.1465-1470
    • /
    • 2017
  • In conventional MOSFETs, the silicon thickness is always larger than inversion layer, so that the drain induced barrier lowering (DIBL) is expressed as a function of oxide thickness and channel length regardless of silicon thickness. However, since the silicon thickness is fully depleted in the sub-10 nm low doped double gate (DG) MOSFET, the conventional SPICE model for DIBL is no longer available. Therefore, we propose a novel DIBL SPICE model for DGMOSFETs. In order to analyze this, a thermionic emission and the tunneling current was obtained by the potential and WKB approximation. As a result, it was found that the DIBL was proportional to the sum of the top and bottom oxide thicknesses and the square of the silicon thickness, and inversely proportional to the third power of the channel length. Particularly, static feedback coefficient of SPICE parameter can be used between 1 and 2 as a reasonable parameter.

Simulation and Fabrication Studies of Semi-superjunction Trench Power MOSFETs by RSO Process with Silicon Nitride Layer

  • Na, Kyoung Il;Kim, Sang Gi;Koo, Jin Gun;Kim, Jong Dae;Yang, Yil Suk;Lee, Jin Ho
    • ETRI Journal
    • /
    • v.34 no.6
    • /
    • pp.962-965
    • /
    • 2012
  • In this letter, we propose a new RESURF stepped oxide (RSO) process to make a semi-superjunction (semi-SJ) trench double-diffused MOSFET (TDMOS). In this new process, the thick single insulation layer ($SiO_2$) of a conventional device is replaced by a multilayered insulator ($SiO_2/SiN_x/TEOS$) to improve the process and electrical properties. To compare the electrical properties of the conventional RSO TDMOS to those of the proposed TDMOS, that is, the nitride_RSO TDMOS, simulation studies are performed using a TCAD simulator. The nitride_RSO TDMOS has superior properties compared to those of the RSO TDMOS, in terms of drain current and on-resistance, owing to a high nitride permittivity. Moreover, variations in the electrical properties of the nitride_RSO TDMOS are investigated using various devices, pitch sizes, and thicknesses of the insulator. Along with an increase of the device pitch size and the thickness of the insulator, the breakdown voltage slowly improves due to a vertical field plate effect; however, the drain current and on-resistance degenerate, owing to a shrinking of the drift width. The nitride_RSO TDMOS is successfully fabricated, and the blocking voltage and specific on-resistance are 108 V and $1.1m{\Omega}cm^2$, respectively.

Design of a Gate-VDD Drain-Extended PMOS ESD Power Clamp for Smart Power ICs (Smart Power IC를 위한 Gate-VDD Drain-Extened PMOS ESD 보호회로 설계)

  • Park, Jae-Young;Kim, Dong-Jun;Park, Sang-Gyu
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.45 no.10
    • /
    • pp.1-6
    • /
    • 2008
  • The holding voltage of the high-voltage MOSFETs in snapback condition is much smaller than the power supply voltage. Such characteristics may cause the latcup-like problems in the Smart Power ICs if these devices are directly used in the ESD (Electrostatic Discharge) power clamp. In this work, a latchup-free design based on the Drain-Extended PMOS (DEPMOS) adopting gate VDD structure is proposed. The operation region of the proposed gate-VDD DEPMOS ESD power clamp is below the onset of the snapback to avoid the danger of latch-up. From the measurement on the devices fabricated using a $0.35\;{\mu}m$ BCD (Bipolar-CMOS-DMOS) Process (60V), it was observed that the proposed ESD power clamp can provide 500% higher ESD robustness per silicon area as compared to the conventional clamps with gate-driven LDMOS (lateral double-diffused MOS).