• 제목/요약/키워드: process in the loop simulation

검색결과 208건 처리시간 0.043초

저항 역할을 하는 전하펌프와 하나의 커패시터로 구성된 루프 필터를 가진 위상고정루프 (Phase-Locked Loop with a loop filter consisting of a capacitor and a charge pump functioned as resistor)

  • 박종윤;최혁환
    • 한국정보통신학회논문지
    • /
    • 제16권11호
    • /
    • pp.2495-2502
    • /
    • 2012
  • 이 논문은 전하펌프를 추가하여 루프필터에서 공정에 따라 값이 크게 변하는 저항을 없앤 새로운 구조의 위상고정루프를 보여준다. 두 번째 전하펌프가 기존의 루프 필터 저항 역할을 하도록 하였다. 두 개의 전하펌프 출력은 공정 변화에 같은 방향으로 움직이므로 위상고정루프의 동작이 공정 변화 영향을 적게 받게 된다. 공정 조건(SS/TT/FF)에 따른 시뮬레이션 결과는 제안된 구조가 공정 변화에 무관하게 동작함을 보여주고 있다. 제안된 구조는 1.8V $0.18{\mu}m$ CMOS 공정의 파라미터를 이용하여 HSPICE로 시뮬레이션을 수행하였고 회로의 동작을 검증하였다.

Experimental Validation of Two Simulation Models for Two-Phase Loop Thermosyphons

  • Rhi, Seok-Ho
    • International Journal of Air-Conditioning and Refrigeration
    • /
    • 제11권4호
    • /
    • pp.159-169
    • /
    • 2003
  • Five two-phase closed loop thermosyphons (TLTs) specially designed and constructed for the present study are one small scale loop, two medium scale loops (MSLI and MSLII) and two large scale loops (LSLI and LSLII). Two simulation models based on thermal resistance network, lumped and sectorial, are presented. In the Lumped model, the evaporator section is dealt as one lumped boiling section. Whereas, in the Sectorial model, all possible phenomena which would occur in the evaporator section due to the two-phase boiling process are considered in detail. Flow regimes, the flow transitions between flow regimes and other two-phase parameters involved in two-phase flows are carefully analyzed. In the present study, the results of two different simulation models are compared with experimental results. The comparisons showed that the simulation results by the Lumped model and by the Sectorial model did not show any partiality for the model used for the simulation. The simulation results according to the correlations show the various results in the large different range.

스패닝 트리 프로토콜을 이용한 브릿지 시뮬레이션 (A Simulation of Bridge using the Spanning Tree Protocol)

  • 이숙영;이은화;이미정;채기준;최길영;강훈
    • 한국시뮬레이션학회논문지
    • /
    • 제6권2호
    • /
    • pp.45-57
    • /
    • 1997
  • MAC (media access control) bridge is used to interconnect separate LANs and to relay frames between the BLANs (bridged LANs). Bridge architecture consists of MAC entity, MAC relay entity and bridge protocol entity protocol entity and performs learning, filtering and forwarding functions using filtering database. In this paper, we simulate these functions of bridge and the STP (spanning tree protocol). The STP derives an active topology from an arbitrarily connected BLAN. Our simulation model assumes a BLAN consisted of three bridge forming a closed loop. In order to remove the loop, each bridge process exchanges configruation BPDU (bridge protocol data unit0 with other bridge processes connected to the bridge itself. To simulate the communication between bridges, we implement the IPC (inter-process communication) server using message queues. Our simulation results show that the assumed BLAN contains no closed loop and then there is no alternative route and no unnecessary traffic.

  • PDF

강압형 병렬 컨버터의 제어기 설계 및 검증 (Design and Measurement of Controller for Paralleling Step-down Converter)

  • 박성우;윤희광;박희성;장진백;이상곤
    • 한국조명전기설비학회:학술대회논문집
    • /
    • 한국조명전기설비학회 2009년도 춘계학술대회 논문집
    • /
    • pp.449-452
    • /
    • 2009
  • Optimized controller design for converters are very important because control-loop characteristics of converters determine the dynamic performances of converters. In addition, verification process of the control-loop characteristics by simulation and measurement with real hardware is sure to be performed after all parameters for controller and main power-stage are fixed. In this paper, general process for designing outer-loop controller of paralleling step-down converter is described. Simulation results are also contained for verifying validity of controller design results. Finally, voltage control-loop measurement method is explained and results are compared with simulation outputs.

  • PDF

고속 위상 동기 루프를 위한 새로운 구조의 위상/주파수 검출기 (New phase/frequency detectors for high-speed phase-locked loop application)

  • 전상오;정태식;김재석;최우영
    • 전자공학회논문지C
    • /
    • 제35C권8호
    • /
    • pp.52-59
    • /
    • 1998
  • New types of PFD (phase-frequency detector) are proposed with reset time and propagation delay reduced. The perfomrance of our proposed PFDs are confirmed by SPICE simulation with 0.8.mu.m CMOS process parameter. As a result of simulation, the reset time of PFDs are 0.32 nsec and 0.030 nsec in capture-process. The proposed PFDs can be used in hihg-speed phase-licked loop (PLL).

  • PDF

제지 공정의 효율적인 충전제 투입에 대한 동적 시뮬레이션 적용 (Application of Dynamic Simulation for Efficient Filler-Loading in Papermaking System)

  • 함충현;윤혜정
    • 펄프종이기술
    • /
    • 제35권3호
    • /
    • pp.1-12
    • /
    • 2003
  • The complexity of the papermaking system accelerates interactions between a large number of variables involved. The process operation, therefore, is subject to frequent perturbations by disturbance. Dynamic modelling is a useful tool for characterizing the transient behavior and selecting the best control strategies to reject disturbances. In this study we developed a dynamic simulation model of a fine paper production process, which consists of stock preparation, wire sections, white water circulations, and broke system. It focused on dynamic simulation in its role for developing control strategies and studying control loop dynamics related to filler loading for ash control. The results emphasized the importance of filler-loading position and length of control loop for rapid ash control and process stabilization.

Optimization of compression ratio in closed-loop CO2 liquefaction process

  • Park, Taekyoon;Kwak, Hyungyeol;Kim, Yeonsoo;Lee, Jong Min
    • Korean Journal of Chemical Engineering
    • /
    • 제35권11호
    • /
    • pp.2150-2156
    • /
    • 2018
  • We suggest a systematic method for obtaining the optimal compression ratio in the multi-stage closed-loop compression process of carbon dioxide. Instead of adopting the compression ratio of 3 to 4 by convention, we propose a novel approach based on mathematical analysis and simulation. The mathematical analysis prescribes that the geometric mean is a better initial value than the existing empirical value in identifying the optimal compression ratio. In addition, the optimization problem considers the initial installation cost as well as the energy required for the operation. We find that it is best to use the fifth stage in the general closed-loop type carbon dioxide multi-stage compression process.

Design of a Frequency Locked Loop Circuit

  • Choi, Jin-Ho
    • Journal of information and communication convergence engineering
    • /
    • 제6권3호
    • /
    • pp.275-278
    • /
    • 2008
  • In this paper, I propose the full CMOS FLL(frequency locked loop) circuit. The proposed FLL circuit has a simple structure which contains a FVC(frequency-to-voltage converter), an operational amplifier and a VCO(voltage controlled oscillator). The operation of FLL circuit is based on frequency comparison by the two FVC circuit blocks. The locking time of FLL is short compared to PLL(phase locked loop) circuit because the output signal of FLL is synchronized only in frequency. The circuit is designed by 0.35${\mu}m$ process and simulation carried out with HSPICE. Simulation results are shown to illustrate the performance of the proposed FLL circuit.

고속 시리얼 링크를 위한 다중 위상 클럭 발생기의 설계 (Design of a Multiphase Clock Generator for High Speed Serial Link)

  • 조경선;김수원
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2001년도 하계종합학술대회 논문집(2)
    • /
    • pp.277-280
    • /
    • 2001
  • The proposed clock generator lowers the operating frequency in a system core though it keeps data bandwidth high because it has a multiphase clocking architecture. Moreover. it has a dual loop which is comprised of an inner analog phase generation loop and outer digital phase control loop. It has both advantages of DLL's wide operating range and DLL's low jitter The proposed design has been demonstrated in terms of the concept and Hspice simulation. All circuits were designed using a 0.25${\mu}{\textrm}{m}$ CMOS process and simulated with 2.5 V power supply.

  • PDF

Modeling of Grade Change Operations in Paper Mills

  • Ko, Jun-Seok;Yeo, Yeong-Koo;Ha, Seong-Mun;Lim, Jung-Woo;Ko, Du-Seok;Hong Kang
    • 펄프종이기술
    • /
    • 제35권5호
    • /
    • pp.46-52
    • /
    • 2003
  • In this work we developed the closed-loop model of a paper machine during grade change with the intention to provide a reliable dynamic model to be used in the model-based grade change control scheme. During the grade change, chemical and physical characteristics of paper process change with time. It is very difficult to represent these characteristics on-line by using physical process models. In this work, the wet circulation part and the drying section were considered as a single process and closed-loop identification technique was used to develop the grade change model. Comparison of the results of numerical simulations with mill operation data demonstrates the effectiveness of the model identified.