• 제목/요약/키워드: poly-Si film

검색결과 411건 처리시간 0.026초

자연 산화막과 엑시머 레이저를 이용한 Poly-Si/a-Si 이중 박막 다결정 실리콘 박막 트랜지스터 (Poly-Si Thin Film Transistor with poly-Si/a-Si Double Active Layer Fabricated by Employing Native Oxide and Excimer Laser Annealing)

  • 박기찬;박진우;정상훈;한민구
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제49권1호
    • /
    • pp.24-29
    • /
    • 2000
  • We propose a simple method to control the crystallization depth of amorphous silicon (a-Si) deposited by PECVD or LPCVD during the excimer laser annealing (ELA). Employing the new method, we have formed poly-Si/a-Si double film and fabricated a new poly-Si TFT with vertical a-Si offsets between the poly-Si channel and the source/drain of TFT without any additional photo-lithography process. The maximum leakage current of the new poly-Si TFT decreased about 80% due to the highly resistive vertical a-Si offsets which reduce the peak electric field in drain depletion region and suppress electron-hole pair generation. In ON state, current flows spreading down through broad a-Si cross-section in the vertical a-Si offsets and the current density in the drain depletion region where large electric field is applied is reduced. The stability of poly-Si TFT has been improved noticeably by suppressing trap state generation in drain region which is caused by high current density and large electric field. For example, ON current of the new TFT decreased only 7% at a stress condition where ON current of conventional TFT decreased 89%.

  • PDF

박막소자응용을 위한 Mo 기판 위에 고온결정화된 poly-Si 박막연구 (The Study of poly-Si Eilm Crystallized on a Mo substrate for a thin film device Application)

  • 김도영;서창기;심명석;김치형;이준신
    • 한국진공학회지
    • /
    • 제12권2호
    • /
    • pp.130-135
    • /
    • 2003
  • 최근, poly-Si 박막은 저가의 박막소자응용을 위하여 사용되어 왔다. 그러나, 유리기판 위에서 일반적인 고상결정화(SPC) 방식으로 poly-Si 박막을 얻기는 불가능하다. 이러한 단점 때문에 유리와 같은 저가기판 위에 poly-Si을 결정화하는 연구가 최근 다양하게 진행되고 있다. 본 논문에서는 급속열처리(RTA)를 이용하여 유연한 기판인 몰리브덴 기판 위에서 a-Si:H를 성장시킨 후 고온결정화에 대한 연구를 진행하였다 고온결정화된 poly-Si 박막은 150$\mu\textrm{m}$ 두께의 몰리브덴 기판 위에 성장되었으며 결정화 온도는 고 진공하에서 $750^{\circ}C$~$1050^{\circ}C$ 사이에서 결정화된 시료에 대하여 결정화도, 결정화 면방향, 표면구조 및 전기적 특성이 조사되었다. 결정화온도 $1050^{\circ}C$에서 3분간 결정화된 시료의 결정화도는 92%를 나타내고 있었다. 결정화된 poly-Si 박막으로 제작된 TFT 소자로부터 전계효과 이동도 67 $\textrm{cm}^2$/Vs을 얻을 수 있었다.

Mo기판 위에 sputtering 법으로 성장된 Si 박막의 결정화 연구 (The study of crystallization to Si films deposited using a sputtering method on a Mo substrate)

  • 김도영;고재경;박중현;이준신
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2002년도 하계학술대회 논문집
    • /
    • pp.36-39
    • /
    • 2002
  • Polycrystalline silicon (poly-Si) thin film transistor (TFT) technology is emerging as a key technology for active matrix liquid crystal displays (AMLCD), allowing the integration of both active matrix and driving circuit on the same substrate (normally glass). As high temperature process is not used for glass substrate because of the low softening points below 450$^{\circ}C$. However, high temperature process is required for getting high crystallization volume fraction (i.e. crystallinity). A poly-Si thin film transistor has been fabricated to investigate the effect of high temperature process on the molybdenum (Mo) substrate. Improve of the crystallinity over 75% has been noticed. The properties of structural and electrical at high temperature poly-Si thin film transistor on Mo substrate have been also analyzed using a sputtering method

  • PDF

플레티늄-실리사이드를 이용한 쇼트키 장벽 다결정 박막 트랜지스터트랜지스터 (Schottky barrier polycrystalline silicon thin film transistor by using platinum-silicided source and drain)

  • 신진욱;최철종;정홍배;정종완;조원주
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 추계학술대회 논문집 Vol.21
    • /
    • pp.80-81
    • /
    • 2008
  • Schottky barrier thin film transistors (SB-TFT) on polycrystalline silicon(poly-Si) are fabricated by platinum silicided source/drain for p-type SB-TFT. High quality poly-Si film were obtained by crystallizing the amorphous Si film with excimer laser annealing (ELA) or solid phase crystallization (SPC) method. The fabricated poly-Si SB-TFTs showed low leakage current level and a large on/off current ratio larger than $10^5$. Significant improvement of electrical characteristics were obtained by the additional forming gas annealing in 2% $H_2/N_2$ ambient, which is attributed to the termination of dangling bond at the poly-Si grain boundaries as well as the reduction of interface trap states at gate oxide/poly-Si channel.

  • PDF

어븀-실리사이드를 이용한 쇼트키 장벽 다결정 실리콘 박막 트랜지스터 (Schottky barrier poly-Si thin film transistor by using erbium-silicided source and drain)

  • 신진욱;구현모;정명호;최철종;정원진;조원주
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2007년도 추계학술대회 논문집
    • /
    • pp.75-76
    • /
    • 2007
  • Poly-Si Schottky barrier Thin Film Transistor (SB-TFT) is manufactured with erbium silicided source/drain. High quality poly-Si film was obtained by crystallizing the amorphous Si film with Excimer laser annealing (ELA) method. The fabricated poly-Si SB-TFT devices showed low leakage current and large on/off current ratio. Moreover, the electrical characteristics were considerably improved by 3% $H_2/N_2$ gas annealing, which is attributed to the reduction of trap states at the grain boundaries and interface trap states at gate oxide/poly-si channel.

  • PDF

Channel Orientation Dependent Electrical Characteristics of Low Temperature Poly-Si Thin-film Transistor Using Sequential Lateral Solidification Laser Crystallization

  • Lai, Benjamin Chih-ming;Yeh, Yung-Hui;Liu, Bo-Lin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권2호
    • /
    • pp.1263-1265
    • /
    • 2007
  • The electrical characteristics of low temperature poly-Si (LTPS) thin-film transistors (TFT) with channel parallel and perpendicular to the direction of lateral growth were studied. The poly-Si film was crystallized using sequential lateral solidification (SLS) laser crystallization technique. The channel orientation dependent turn-on characteristics were investigated by using gated-diodes and capacitance-voltage measurements

  • PDF

안티몬 박막을 도우핑소스로 찬 다결정실리콘 도우핑 (Polycrystalline silicon doping using antimony thin film as doping source)

  • 이인찬;마대영;김상현;김영진;김기완
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1993년도 추계학술대회 논문집
    • /
    • pp.55-59
    • /
    • 1993
  • In this study, we developed new process for doping poly-Si film. Sb(antimony) thin film was used as doping source. Sb was evaporated on poly-Si film deposited by LPCVD fallowed by annealing. We investigate sheet resistance variation with annealing temperature and time. Finally we adapted this process to poly-Si TFT fabrication.

  • PDF

Mobility Determination of Thin Film a-Si:H and poly-Si

  • 정세민;최유신;이준신
    • 센서학회지
    • /
    • 제6권6호
    • /
    • pp.483-490
    • /
    • 1997
  • Thin film Si has been used in sensors, radiation detectors, and solar cells. The carrier mobility of thin film Si influences the device behavior through its frequency response or time response. Since poly-Si shows the higher mobility value, a-Si:H films on Mo substrate were subjected to various crystallization treatments. Consequently, we need to find an appropriate method in mobility measurement before and after the anneal treatment. This paper investigates the carrier mobility improvement with anneal treatments and summarizes the mobility measurement methods of the a-Si:H and poly-Si film. Various techniques were investigated for the mobility determination such as Hall mobility, HS, TOF, SCLC, TFT, and TCO method. We learned that TFT and TCO method are suitable for the mobility determination of a-Si:H and poly-Si film. The measured mobility was improved by $2{\sim}3$ orders after high temperature anneal above $700^{\circ}C$ and grain boundary passivation using an RF plasma rehydrogenation.

  • PDF

M/NEMS용 in-situ 도핑된 다결정 3C-SiC 박막 성장 (Epitaxial growth of in-situ doped polycrystalline 3C-SiC for M/NEMS application)

  • 김강산;정귀상
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 하계학술대회 논문집 Vol.9
    • /
    • pp.18-19
    • /
    • 2008
  • Polycrystalline(poly) 3C-SiC film is a promising structural material for M/NEMS used in harsh environments, bio and fields. In order to realize poly 3C-SiC based M/NEMS devices, the electrical properties of poly 3C-SiC film have to be optimized. The n-type poly 3C-SiC thin film is deposited by APCVD using HMDS$(Si_2(CH_3)_6)$ as single precursor and are in-situ doped using N2. Resistivity values as low as 0.014 $\Omega$cm were achieved. The carrier concentration increased with doping from $3.0819\times10^{17}$ to $2.2994\times10^{19}cm^{-3}$ and electronicmobility increased from 2.433 to 29.299 $cm^2/V{\cdot}s$.

  • PDF

고상 결정화에 의해 제작된 다결정 실리콘 박막의 특성 연구 (A Study on the characteristics of polycrystalline silicon thin films prepared by solid phase cyrstallization)

  • 김용상
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제10권8호
    • /
    • pp.794-799
    • /
    • 1997
  • Poly-Si films have been prepared by solid phase crystallization of LPCVD(low-pressure CVD) amorphous silicon. The crystallinity of poly-Si films has been derived from UV reflectance spectrum and lies in the range between 70% and 80% . From XRD measurement the peak at 28.2$^{\circ}$from (111) plane is dominantly detected in the SPC poly-Si films, The average grain size of poly-Si film is determined by the image of SEM and varies from 4000 $\AA$ to 8000$\AA$. The electrical conductivity of as-deposited amorphous silicon film is about 2.5$\times$10$^{-7}$ ($\Omega$.cm)$^{-1}$ , and 3~4$\times$10$^{-6}$ ($\Omega$.cm)$^{-1}$ of room temperature conductivity is the SPC poly-Si films. The conductivity activation energies are 0.5~0.6 eV or the 500$\AA$-thick poly-Si films.

  • PDF