• Title/Summary/Keyword: phase locked loop

Search Result 568, Processing Time 0.024 seconds

A Novel Controller for Electric Springs Based on Bode Diagram Optimization

  • Wang, Qingsong;Cheng, Ming;Jiang, Yunlei
    • Journal of Power Electronics
    • /
    • v.16 no.4
    • /
    • pp.1396-1406
    • /
    • 2016
  • A novel controller design is presented for the recently proposed electric springs (ESs). The dynamic modeling is analyzed first, and the initial Bode diagram is derived from the s-domain transfer function in the open loop. The design objective is set according to the characteristics of a minimum phase system. Step-by-step optimizations of the Bode diagram are provided to illustrate the proposed controller, the design of which is different from the classical multistage leading/lagging design. The final controller is the accumulation of the transfer function at each step. With the controller and the recently proposed δ control, the critical load voltage can be regulated to follow the desired waveform precisely while the fluctuations and distortions of the input voltage are passed to the non-critical loads. Frequency responses at any point can be modified in the Bode diagram. The results of the modeling and controller design are validated via simulations. Hardware and software designs are provided. A digital phase locked loop is realized with the platform of a digital signal processor. The effectiveness of the proposed control is also validated by experimental results.

A Study on Low Noise Frequency Synthesizer Design with Compact Size for Multi-Band (소형 다대역 저잡음 주파수 합성기 설계에 관한 연구)

  • Kim, Taeyoung;Han, Jonghoon
    • Journal of the Korea Institute of Military Science and Technology
    • /
    • v.20 no.5
    • /
    • pp.673-680
    • /
    • 2017
  • In the proposed paper, we designed low noise frequency synthesizer with compact size for Multi-Band. The proposed frequency synthesizer consists of fundamental frequency band(2 GHz) and harmonic frequency band(4 GHz). To improve the phase noise and spurious level of frequency synthesizer, we analyze how the configuration of frequency synthesizer affect the phase noise and design the multi-band's structure. The implemented frequency synthesizer reduce both the phase noise and spurious level. The phase noise is -92.17 dBc/Hz at 1 kHz frequency offset in 2 GHz and -90.50 dBc/Hz at 1 kHz frequency offset in 4 GHz. All spurious signals including fundamental frequency are suppressed at least 20 dBc than the second harmonic frequency.

Implementation of Voltage Sag/Swell Compensator using Direct Power Conversion (직접전력변환 방식을 이용한 전압 강하/상승 보상기의 구현)

  • Lee, Sang-Hoey;Cha, Han-Ju;Han, Byung-Moon
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.58 no.8
    • /
    • pp.1544-1550
    • /
    • 2009
  • In this paper, a new single phase voltage sag/swell compensator using direct power conversion is proposed. A new compensator consists of input/output filter, series transformer and direct ac-ac converter, which is a single-phase back-to-back PWM converter without dc-link capacitors. Advantages of the proposed compensator include: simple power circuit by eliminating dc link electrolytic capacitors and thereby, improved reliability and increased life time of the entire compensator; simple PWM strategy or compensating voltage sag/swell at the same time and reduced switching losses in the ac-ac converter. Further, the proposed scheme is able to adopt simple switch commutation method without requiring complex four-step commutation method that is commonly employed in the direct power conversion. Simulation and experimental results are shown to demonstrate the advantages of the new compensator and PWM strategy. A 220V, 3kVA single-phase compensator based on the digital signal processor controller is built and tested.

A CMOS Frequency Synthesizer for 5~6 GHz UNII-Band Sub-Harmonic Direct-Conversion Receiver

  • Jeong, Chan-Young;Yoo, Chang-Sik
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.9 no.3
    • /
    • pp.153-159
    • /
    • 2009
  • A CMOS frequency synthesizer for $5{\sim}6$ GHz UNII-band sub-harmonic direct-conversion receiver has been developed. For quadrature down-conversion with sub-harmonic mixing, octa-phase local oscillator (LO) signals are generated by an integer-N type phase-locked loop (PLL) frequency synthesizer. The complex timing issue of feedback divider of the PLL with large division ratio is solved by using multimodulus prescaler. Phase noise of the local oscillator signal is improved by employing the ring-type LC-tank oscillator and switching its tail current source. Implemented in a $0.18{\mu}m$ CMOS technology, the phase noise of the LO signal is lower than -80 dBc/Hz and -113 dBc/Hz at 100 kHz and 1MHz offset, respect-tively. The measured reference spur is lower than -70 dBc and the power consumption is 40 m W from a 1.8 V supply voltage.

Fractional-N Frequency Synthesizer with a l-bit High-Order Interpolative ${\sum}{\Delta}$ Modulator for 3G Mobile Phone Application

  • Park, Byeong-Ha
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.2 no.1
    • /
    • pp.41-48
    • /
    • 2002
  • This paper presents a 18-mW, 2.5-㎓ fractional-N frequency synthesizer with l-bit $4^{th}$-order interpolative delta-sigma ($\Delta{\;}$\sum$)modulator to suppress fractional spurious tones while reducing in-band phase noise. A fractional-N frequency synthesizer with a quadruple prescaler has been designed and implemented in a $0.5-\mu\textrm{m}$ 15-GHz $f_t$ BiCMOS. Synthesizing 2.1 GHzwith less than 200 Hz resolution, it exhibits an in-band phase noise of less than -85 dBc/Hz at 1 KHz offset frequency with a reference spur of -85 dBc and no fractional spurs. The synthesizer also shows phase noise of -139 dBc/Hz at an offset frequency of 1.2 MHz from a 2.1GHz center frequency.

A CMOS Outphasing Transmitter Using Two Wideband Phase Modulators

  • Lee, Sung-Ho;Kim, Ki-Hyun;Song, Jae-Hoon;Lee, Kang-Yoon;Nam, Sang-Wook
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.11 no.4
    • /
    • pp.247-255
    • /
    • 2011
  • This paper describes a CMOS outphasing transmitter using two wideband phase modulators. The proposed architecture can simplify the overall outphasing transmitter architecture using two-point phase modulation in phase-locked loop, which eliminates the necessity digital-to-analog converters, filters, and mixers. This architecture is verified with a WCDMA signal at 1.65 GHz. The prototype is fabricated in standard 130 nm CMOS technology. The measurement results satisfied the spectrum mask and 4.9% EVM performance.

Design of Wireless Lock-in Amplifier using RF Transmission System (RF 통신을 이용한 무선 Lock-in Amplifier 제작)

  • Park, Hyun-Soo;Lee, Hyang-Beom
    • 한국정보통신설비학회:학술대회논문집
    • /
    • 2008.08a
    • /
    • pp.131-136
    • /
    • 2008
  • System을 통해 출력되는 신호를 측정할 때 정확한 측정을 방해하는 요소로 잡음이 있다. 이런 신호 측정의 방해 요소인 잡음을 제거 하는 방법 중의 하나로 Lock-in Amp(LIA)가 사용되고 있다. 본 논문에서는 잡음 신호의 제거를 위해 사용 하는 LIA를 제작 하고 특성을 파악 하였으며 RF통신을 이용하여 무선 형태로 제작 하였다. 현재 상용화된 LIA는 프로브를 통한 유선으로 측정신호의 입력을 받게 되지만 본 논문에서 제작된 LIA는 무선신호 형태로 입력 하게 된다. RF통신의 케리어 주파수는 447.9[MHz]로 Digital GMSK 변복조방식을 이용하였다. LIA의 제작은 Dual Phase Sensitive Detecter을 사용하였으며, 주요 구성 요소인 Phase Locked Loop, Phase Shifter, Phase Sensitive Detector, Low Pass Filter등의 구조와 특성을 조사하였다.

  • PDF

Laser Doppler Vibrometer with Self Vibration Compensation (자체 진동 보상기능을 가진 레이저 도플러 진동측정계에 관한 연구)

  • Lee, Young-Jin;Kim, Ho-Seong
    • Proceedings of the KIEE Conference
    • /
    • 2001.11a
    • /
    • pp.53-55
    • /
    • 2001
  • A dual probe laser Doppler vibrometer (LDV) that has one laser source and provides two independent object beams has been developed for the first time. An electronic circuit that converts light signal to electronic signal has been also developed using phase locked loop(PLL). It was found that this types of dual probe LDV can be used in differential mode and self-vibration compensation mode.

  • PDF

Design of Charge pump for Removing Spur by Input Reference (기준입력신호로 인한 Spur 제거용 차지펌프 설계)

  • 이준호;김선홍;김영랄;김재영;김동용
    • Proceedings of the IEEK Conference
    • /
    • 2000.06b
    • /
    • pp.209-212
    • /
    • 2000
  • Charge pump based upon a phase locked loop(PLL) is described. This charge pump show that it is possible to overcome the issue of charge pump current mismatch by using a current subtraction circuit. Also, this charge pump can suppress reference spurs and disturbance of the VCO control voltage. HSPICE simulations are performed using 0.25$\mu\textrm{m}$ CMOS process.

  • PDF

Analysis of Islanding Detection with Reactive Power Variation Method (RPV 기법의 단독운전 검출에 대한 분석)

  • Park, Gwon-Sik;Seo, Byeong-Jun;Kim, Hak-Soo;Nho, Eui-Cheol
    • Proceedings of the KIPE Conference
    • /
    • 2017.11a
    • /
    • pp.171-172
    • /
    • 2017
  • 본 논문에서는 분산전원의 계통 연계형 시스템에서의 단독운전 검출 방식인 RPV(Reactive Power Variation)기법에 대한 고찰과 주파수 검출 방식을 분석한다. IEEE 929 - 2000에 근거하여 RPV 기법에서의 NDZ에 대하여 살펴보고, PLL(Phase Locked Loop) 기법을 이용한 주파수 검출에 대한 분석 및 설계와 이를 통한 단독운전 검출을 하고자 한다. 시뮬레이션을 통하여 타당성을 검증하였다.

  • PDF