• 제목/요약/키워드: offset gate

검색결과 71건 처리시간 0.026초

Effects of Offset Gate on Programing Characteristics of Triple Polysilicon Flash EEPROM Cell

  • Kim, Nam-Soo;Choe, Yeon-Wook;Kim, Yeong-Seuk
    • Journal of Electrical Engineering and information Science
    • /
    • 제2권3호
    • /
    • pp.132-138
    • /
    • 1997
  • Electrical characteristics of split-gate flash EEPROM with triple polysilicon is investigated in terms of effects of floating gate and offset gate. In order to search for t the effects of offset gate on programming characteristics, threshold voltage and drain current are studied with variation of control gate voltage. The programming process is believed to depend on vertical and horizontal electric field as well as offset gate length. The erase and program threshold voltage are found to be almost constant with variation of control gate voltage above 12V, while endurance test indicates degradation of program threshold voltage. With increase of offset gate length, program threshold voltage becomes smaller and the drain source voltage just after program under constant control gate voltage becomes higher.

  • PDF

부동 게이트를 가진 새로운 구조의 오프셋 다결정 실리콘 박막 트랜지스터 (Novel offset gated poly-Si TFTs with folating sub-gate)

  • 박철민;민병혁;한민구
    • 전자공학회논문지A
    • /
    • 제33A권7호
    • /
    • pp.127-133
    • /
    • 1996
  • In this paper, we propose a new fabrication method for poly-Si TFTs with a self-aligned offset gated structure by employing a photoresist reflow process. Compared with the conventional poly-Si TFTs, the device is consist of two gate electrodes, of which one is the entitled main gate where the gate bias is employed and the other is the entitled subgate which is separate form both sides of the main gate. The poly-Si channel layer below the offset oxide is protected form the injected ion impurities for the source/drain implantation and acts as an offset region of the proposed device. The key feature of oru new device is the offset region due to the offset oxide. our experimental reuslts show that the offset region, due to the photoresist reflow process, has been sucessfully obtained in order to fabricate the offset gated poly-Si TFTs. The maximum ON/OFF ratio occurs at the L$_{off}$ of 1.1${\mu}$m and exceeds 1X10$^{6}$.

  • PDF

A Quadrature VCO Exploiting Direct Back-Gate Second Harmonic Coupling

  • Oh, Nam-Jin
    • Journal of electromagnetic engineering and science
    • /
    • 제8권3호
    • /
    • pp.134-137
    • /
    • 2008
  • This paper proposes a novel quadrature VCO(QVCO) based on direct back-gate second harmonic coupling. The QVCO directly couples the current sources of the conventional LC VCOs through the back-gate instead of front-gate to generate quadrature signals. By the second harmonic injection locking, the two LC VCOs can generate quadrature signals without using on-chip transformer, or stability problem that is inherent in the direct front-gate second harmonic coupling. The proposed QVCO is implemented in $0.18{\mu}m$ CMOS technology operating at 2 GHz with 5.0 mA core current consumption from 1.8 V power supply. The measured phase noise of the proposed QVCO is - 63 dBc/Hz at 10 kHz offset, -95 dBc/Hz at 100 kHz offset, and -116 dBc/Hz at 1 MHz offset from the 2 GHz output frequency, respectively. The calculated figure of merit(FOM) is about -174 dBc/Hz at 1 MHz offset. The measured image band rejection is 46 dB which corresponds to the phase error of $0.6^{\circ}$.

Photo Resistor Reflow 방법을 이용한 오프셋 마스크를 이용하지 않는 새로운 자기 정합 폴리 실리콘 박막 트랜지스터 (Self-aligned Offset Gated Poly-Si TFTs by Employing a Photo Resistor Reflow Process)

  • 박철민;민병혁;한민구
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1995년도 하계학술대회 논문집 C
    • /
    • pp.1085-1087
    • /
    • 1995
  • A large leakage current may be one of the critical issues for poly-silicon thin film transistors(poly-Si TFTs) for LCD applications. In order to reduce the leakage current of poly-Si TFTs, several offset gated structures have been reported. However, those devices, where the offset length in the source region is not same as that in the drain region, exhibit the asymmetric electrical performances such as the threshold voltage shift and the variation of the subthreshold slope. The different offset length is caused by the additional mask step for the conventional offset structures. Also the self-aligned implantation may not be applicable due to the mis-alignment problem. In this paper, we propose a new fabrication method for poly-Si TFTs with a self-aligned offset gated structure by employing a photo resistor reflow process. Compared with the conventional poly-Si TFTs, the device is consist of two gate electrodes, of which one is the entitled main gate where the gate bias is employed and the other is the entitled subgate which is separate from both sides of the main gate. The poly-Si channel layer below the offset oxide is protected from the injected ion impurities for the source/drain implantation and acts as an offset region of the proposed device. The key feature of our new device is the offset lesion due to the offset oxide. Our experimental results show that the offset region, due to the photo resistor reflow process, has been successfully obtained in order to fabricate the offset gated poly-Si TFTs. The advantages of the proposed device are that the offset length in the source region is the same as that in the drain region because of the self-aligned implantation and the proposed device does not require any additional mask process step.

  • PDF

새로운 게이트 절연막 구조를 가지는 다결정 실리콘 박막 트랜지스터 (Characteristics of the Novel Gate Insulator Structured Poly-Si TFT's)

  • 황한욱;최용원;김용상;김한수
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1999년도 하계학술대회 논문집 D
    • /
    • pp.1965-1967
    • /
    • 1999
  • We have investigated the electrical characteristics of the poly-Si TFT's with the novel gate insulator structure. The gate insulator makes the offset region to reduce leakage current, and the electrical characteristics are obtained by employing Virtual Wafer Fab. simulator. As increases the gate insulator thickness above the offset region of this structure from $0{\AA}$ to $2000{\AA}$, the OFF state current at $V_G$=10V decrease by two orders in magnitude while ON state current doesn't decrease significantly. ON/OFF current ratios for conventional device and the proposed device with $2000{\AA}$ gate insulator thickness are $1.68{\times}10^5$ and $1.07{\times}10^7$, respectively.

  • PDF

리버스옵셋 프린팅을 이용한 디지털 사이니지 디스플레이용 TFT 전극 형성 공정 연구 (A Study on Processing of TFT Electrodes for Digital Signage Display using a Reverse Offset Printing)

  • 윤선홍;이준상;이승현;이범주;신진국
    • 한국정밀공학회지
    • /
    • 제31권6호
    • /
    • pp.497-504
    • /
    • 2014
  • The digital signage display is actively researched as the next generation of large FPD. To commercialize those digital signage display, the manufacturing cost must be downed with printing method instead of conventional photolithography. Here, we demonstrate a reverse offset printed TFT electrodes for the digital signage display. For the fabricated source/drain and gate electrode, we used Ag ink, silicone blanket, Clich$\acute{e}$ and reverse offset printer. We printed uniform TFT electrode patterns with narrow line width(10 ${\mu}m$ range) and thin thickness(nm range). In the end the printing source/drain and gate electrode are successfully achieved by optimization of experimental conditions such as Clich$\acute{e}$ surface treatment, ink coating process, delay time, off/set process and curing temperature. Also, we checked that the printing align accuracy was within 5 ${\mu}m$.

PNP 게이트를 가지는 폴리 실리콘 박막 트랜지스터의 전기적 특성 (Electrical characteristics of polysilicon thin film transistors with PNP gate)

  • 민병혁;박철민;한민구
    • 전자공학회논문지A
    • /
    • 제33A권3호
    • /
    • pp.96-106
    • /
    • 1996
  • One of the major problems for poly-Si TFTs is the large off state leakage current. LDD (lightly doped drain) and offset gated structures have been employed in order to reduce the leakage current. However, these structures also redcue the oN current significantly due to the extra series resistance caussed by the LDD or offset region. It is desirable to have a device which would have the properties of the offset gated structure in the OFF state, while behaving like a fully gated device in the oN state. Therefore, we propose a new thin film transistor with pnp junction gate which reduce the leakage curretn during the OFF state without sacrificing the ON current during the ON state.

  • PDF

Offset 구조를 갖는 n-채널 다결정 실리콘 박막 트랜지스터의 I-V 분석 (The Analysis of I-V characteristics on n-channel offset gated poly-Si TFT`s)

  • 변문기;이제혁;김동진;조동희;김영호
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1999년도 춘계학술대회 논문집
    • /
    • pp.26-29
    • /
    • 1999
  • The I-V characteristics of the n-channel offset gated poly-Si TETs have been systematically investigated in order to analyse the effects of offset region. The on currents are reduced due to the series resistance by the offset length and there is no kink phenomenon in offset devices. The off currents of the offset gated TFTs are remarkably reduced to 10$^{-12}$ A independent of gate and drain voltage because the electric field is weakened by the increase of the depletion region width near the drain region. It is shown that the offset regions behave as a series resistance and reduce lateral and vertical electric field.

  • PDF

열화가 억제된 다결성 실리콘 박막 트랜지스터의 제작 및 소자의 열화 특성 분석 (Analysis on Degradation of Poly-Si TFT`s and Fabrication of Depressed Poly-Si TFT)

  • 김용상;박진석;조봉희;길상근;김영호
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제50권10호
    • /
    • pp.489-493
    • /
    • 2001
  • The on-current of offset and LDD structured devices in slightly decreased while the off-current are remarkably reduced and almost constant independent of gate and drain voltage because offset and LDD regions behave as a series resistance and reduce the lateral electric field in the drain depletion. Degradation of these devices is dependent upon the offset and LDD length rather than doping concentration in these regions. Also, degradation mechanism has been related to the interface generation rather than the hot carrier injection into gate oxide.

  • PDF

저 손실 열전변환 하베스팅을 위해 제로전류센서의 오프셋을 조절하는 부스트 컨버터 (DC-DC Boost Converter using Offset-Controlled Zero Current Sensor for Low Loss Thermoelectric Energy Harvesting Circuit)

  • 주성환;김기룡;정동훈;정성욱
    • 전기전자학회논문지
    • /
    • 제20권4호
    • /
    • pp.373-377
    • /
    • 2016
  • 열전 변환 에너지 하베스팅을 위한 저 전력 부스트 컨버터에 사용하는 새로운 Zero Current Sensor (ZCS)를 이 논문에서 제안한다.새로 제안하는 ZCS를 사용하는 Zero Current Switching은 기존 방식인 아날로그 비교기를 사용한 Zero Current Switching방식 보다 파워 측면에서 큰 장점을 보이고 기존의 다른 방식인 딜레이 라인을 이용하는 Zero Current Switching 방식보다 면적에서 큰 장점을 보인다. 새로운 ZCS는 기존의 아날로그 비교기에 고의적으로 offset을 발생시키고 offset의 양을 digital code로 calibration 하여 출력이 나오는 시간을 조절한다. 새로운 ZCS를 이용한 Zero Current Switching은 기존의 아날로그 비교기를 이용한 Zero Current Switching 보다 대략 10배정도 적은 파워를 사용하면서 같은 성능을 보인다.