• 제목/요약/키워드: nonvolatile memory

검색결과 252건 처리시간 0.026초

LiNbO$_3$를 이용한 MFSFET의 제작 및 특성 (Fabrication and Properties of MFSFET′s using LiNbO$_3$ film)

  • 정순원;김채규;이상우;김광호
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1998년도 춘계학술대회 논문집
    • /
    • pp.63-66
    • /
    • 1998
  • Prototype MFSFET′s using ferroelectric oxide LiNbO$_3$ as a gate insulator have been successfully fabricated with the help of 2 sheets of metal masks and demonstrated nonvolatile memory operations of the MFSFET′s. The estimated field-effect electron mobility and transconductance on a linear region of the fabricated FET were 600 $\textrm{cm}^2$/V.s and 0.16 mS/mm, respectively. The drain current of the "on" state was more than 4 orders of magnitude larger than the "off" state current at the same "read" gate voltage of 0.5 V, which means the memory operation of the MFSFET. A write voltage as low as $\pm$3 V, which is applicable to low power integrate circuits, was used for polarization reversal.

  • PDF

비행제어장치 내장 메모리를 활용한 유도탄 모의비행기법 연구 (A Study On Missile Flight Simulation Method Using the Built-in Memory of Aviation Control Unit)

  • 김태훈;이상훈;공민식
    • 한국군사과학기술학회지
    • /
    • 제22권4호
    • /
    • pp.536-544
    • /
    • 2019
  • During the assembly and function inspection of missile system, flight simulation process is required. In the conventional flight simulation check of missiles, an inertial navigation system simulator was used to transmit the navigation output data acquired in HILS. There are several disadvantages in terms of check configuration complexity and data synchronization when using the simulator. So we proposed a new flight simulation method that utilizes the nonvolatile built-in memory of the aviation control unit. The data processing procedure and operation procedure of the proposed method for type I and type II missiles are presented. And we analyzed the causes of the difference between proposed method result and the HILS result for type II missile. By comparing the results obtained by the experiments using the proposed method with the results of HILS, the validity of proposed method was confirmed.

DRAM&PCM 하이브리드 메모리 시스템을 위한 능동적 페이지 교체 정책 (Active Page Replacement Policy for DRAM & PCM Hybrid Memory System)

  • 정보성;이정훈
    • 대한임베디드공학회논문지
    • /
    • 제13권5호
    • /
    • pp.261-268
    • /
    • 2018
  • Phase Change Memory(PCM) with low power consumption and high integration attracts attention as a next generation nonvolatile memory replacing DRAM. However, there is a problem that PCM has long latency and high energy consumption due to the writing operation. The PCM & DRAM hybrid memory structure is a fruitful structure that can overcome the disadvantages of such PCM. However, the page replacement algorithm is important, because these structures use two memory of different characteristics. The purpose of this document is to effectively manage pages that can be referenced in memory, taking into account the characteristics of DRAM and PCM. In order to manage these pages, this paper proposes an page replacement algorithm based on frequently accessed and recently paged. According to our simulation, the proposed algorithm for the DRAM&PCM hybrid can reduce the energy-delay product by around 10%, compared with Clock-DWF and CLOCK-HM.

Transparent Nano-floating Gate Memory Using Self-Assembled Bismuth Nanocrystals in $Bi_2Mg_{2/3}Nb_{4/3}O_7$ (BMN) Pyrochlore Thin Films

  • 정현준;송현아;양승동;이가원;윤순길
    • 한국재료학회:학술대회논문집
    • /
    • 한국재료학회 2011년도 추계학술발표대회
    • /
    • pp.20.1-20.1
    • /
    • 2011
  • The nano-sized quantum structure has been an attractive candidate for investigations of the fundamental physical properties and potential applications of next-generation electronic devices. Metal nano-particles form deep quantum wells between control and tunnel oxides due to a difference in work functions. The charge storage capacity of nanoparticles has led to their use in the development of nano-floating gate memory (NFGM) devices. When compared with conventional floating gate memory devices, NFGM devices offer a number of advantages that have attracted a great deal of attention: a greater inherent scalability, better endurance, a faster write/erase speed, and more processes that are compatible with conventional silicon processes. To improve the performance of NFGM, metal nanocrystals such as Au, Ag, Ni Pt, and W have been proposed due to superior density, a strong coupling with the conduction channel, a wide range of work function selectivity, and a small energy perturbation. In the present study, bismuth metal nanocrystals were self-assembled within high-k $Bi_2Mg_{2/3}Nb_{4/3}O_7$ (BMN) films grown at room temperature in Ar ambient via radio-frequency magnetron sputtering. The work function of the bismuth metal nanocrystals (4.34 eV) was important for nanocrystal-based nonvolatile memory (NVM) applications. If transparent NFGM devices can be integrated with transparent solar cells, non-volatile memory fields will open a new platform for flexible electron devices.

  • PDF

Mutually-Actuated-Nano-Electromechanical (MA-NEM) Memory Switches for Scalability Improvement

  • Lee, Ho Moon;Choi, Woo Young
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제17권2호
    • /
    • pp.199-203
    • /
    • 2017
  • Mutually-actuated-nano-electromechanical (MA-NEM) memory switches are proposed for scalability improvement. While conventional NEM memory switches have fixed electrode lines, the proposed MA-NEM memory switches have mutually-actuated cantilever-like electrode lines. Thus, MA-NEM memory switches show smaller deformations of beams in switching. This unique feature of MA-NEM memory switches allows aggressive reduction of the beam length while maintaining nonvolatile property. Also, the scalability of MA-NEM memory switches is confirmed by using finite-element (FE) simulations. MA-NEM memory switches can be promising solutions for reconfigurable logic (RL) circuits.

Highly Scalable NAND Flash Memory Cell Design Embracing Backside Charge Storage

  • Kwon, Wookhyun;Park, In Jun;Shin, Changhwan
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제15권2호
    • /
    • pp.286-291
    • /
    • 2015
  • For highly scalable NAND flash memory applications, a compact ($4F^2/cell$) nonvolatile memory architecture is proposed and investigated via three-dimensional device simulations. The back-channel program/erase is conducted independently from the front-channel read operation as information is stored in the form of charge at the backside of the channel, and hence, read disturbance is avoided. The memory cell structure is essentially equivalent to that of the fully-depleted transistor, which allows a high cell read current and a steep subthreshold slope, to enable lower voltage operation in comparison with conventional NAND flash devices. To minimize memory cell disturbance during programming, a charge depletion method using appropriate biasing of a buried back-gate line that runs parallel to the bit line is introduced. This design is a new candidate for scaling NAND flash memory to sub-20 nm lateral dimensions.

Resistive Switching Memory Devices Based on Layer-by-Layer Assembled-Superparamagnetic Nanocomposite Multilayers via Nucleophilic Substitution Reaction in Nonpolar Solvent

  • 김영훈;고용민;구본기;조진한
    • 한국재료학회:학술대회논문집
    • /
    • 한국재료학회 2011년도 춘계학술발표대회
    • /
    • pp.243.1-243.1
    • /
    • 2011
  • We demonstrate a facile and robust layer-by-layer (LbL) assembly method for the fabrication of nonvolatile resistive switching memory (NRSM) devices based on superparamagnetic nanocomposite multilayers, which allows the highly enhanced magnetic and resistive switching memory properties as well as the dense and homogeneous adsorption of nanoparticles, via nucleophilic substitution reaction (NSR) in nonpolar solvent. Superparamagnetic iron oxide nanoparticles (MP) of about size 12 nm (or 7 nm) synthesized with oleic acid (OA) in nonpolar solvent could be converted into 2-bromo-2-methylpropionic acid (BMPA)-stabilized iron oxide nanoparticles (BMPA-MP) by stabilizer exchange without change of solvent polarity. In addition, bromo groups of BMPA-MP could be connected with highly branched amine groups of poly (amidoamine) dendrimer (PAMA) in ethanol by NSR of between bromo and amine groups. Based on these results, nanocomposite multilayers using LbL assembly could be fabricated in nonpolar solvent by NSR of between BMPA-MP and PAMA without any additional phase transfer of MP for conventional LbL assembly. These resulting superparamagnetic multilayers displayed highly improved magnetic and resistive switching memory properties in comparison with those of multilayers based on water-dispersible MP. Furthermore, NRSM devices, which were fabricated by LbL assembly method under atmospheric conditions, exhibited the outstanding performances such as long-term stability, fast switching speed and high ON/OFF ratio comparable to that of conventional inorganic NRSM devices produced by vacuum deposition.

  • PDF

ZnO 나노선 - Au 나노입자 하이브리드 메모리 소자 (A ZnO nanowire - Au nanoparticle hybrid memory device)

  • 김상식;염동혁;강정민;윤창준;박병준;김기현;정동영;김미현;고의관
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2007년도 하계학술대회 논문집 Vol.8
    • /
    • pp.20-20
    • /
    • 2007
  • Nanowire-based field-effect transistors (FETs) decorated with nanoparticles have been greatly paid attention as nonvolatile memory devices of next generation due to their excellent transportation ability of charge carriers in the channel and outstanding capability of charge trapping in the floating gate. In this work, top-gate single ZnO nanowire-based FETs with and without Au nanoparticles were fabricated and their memory effects were characterized. Using thermal evaporation and rapid thermal annealing processes, Au nanoparticles were formed on an $Al_2O_3$ layer which was semi cylindrically coated on a single ZnO nanowire. The family of $I_{DS}-V_{GS}$ curves for the double sweep of the gate voltage at $V_{DS}$ = 1 V was obtained. The device decorated with nanoparticles shows giant hysterisis loops with ${\Delta}V_{th}$ = 2 V, indicating a significant charge storage effect. Note that the hysterisis loops are clockwise which result from the tunneling of the charge carriers from the nanowire into the nanoparticles. On the other hand, the device without nanoparticles shows a negligible countclockwise hysterisis loop which reveals that the influence of oxide trap charges or mobile ions is negligible. Therefore, the charge storage effect mainly comes from the nanoparticles decorated on the nanowire, which obviously demonstrates that the top-gate single ZnO nanowire-based FETs decorated with Au nanoparticles are the good candidate for the application in the nonvolatile memory devices of next generation.

  • PDF

$Ge_2Sb_2Te_5$ 상변화 소자의 상부구조 변화에 따른 결정화 특성 연구 (A study on characteristics of crystallization according to changes of top structure with phase change memory cell of $Ge_2Sb_2Te_5$)

  • 이재민;신경;최혁;정홍배
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2005년도 추계학술대회 논문집 Vol.18
    • /
    • pp.80-81
    • /
    • 2005
  • Chalcogenide phase change memory has high performance to be next generation memory, because it is a nonvolatile memory processing high programming speed, low programming voltage, high sensing margin, low consumption and long cycle duration. We have developed a sample of PRAM with thermal protected layer. We have investigated the phase transition behaviors in function of process factor including thermal protect layer. As a result, we have observed that set voltage and duration of protect layer are more improved than no protect layer.

  • PDF

쇼트키 장벽 관통 트랜지스터 구조를 적용한 실리콘 나노점 부유 게이트 비휘발성 메모리 특성 (Characteristics of Si Floating Gate Nonvolatile Memory Based on Schottky Barrier Tunneling Transistor)

  • 손대호;김은겸;김정호;이경수;임태경;안승만;원성환;석중현;홍완식;김태엽;장문규;박경완
    • 한국진공학회지
    • /
    • 제18권4호
    • /
    • pp.302-309
    • /
    • 2009
  • 쇼트키 장벽 관통 트랜지스터에 실리콘 나노점을 부유 게이트로 사용하는 비휘발성 메모리 소자를 제작하였다. 소스/드레인 영역에 어븀 실리사이드를 형성하여 쇼트키 장벽을 생성하였으며, 디지털 가스 주입의 저압 화학 기상 증착법으로 실리콘 나노점을 형성하여 부유 게이트로 이용하였다. 쇼트키 장벽 관통 트랜지스터의 동작 상태를 확인하였으며, 게이트 전압의 크기 및 걸어준 시간에 따른 트랜지스터의 문턱전압의 이동을 관찰함으로써 비휘발성 메모리 특성을 측정하였다. 초기 ${\pm}20\;V$의 쓰기/지우기 동작에 따른 메모리 창의 크기는 ${\sim}5\;V$ 이었으며, 나노점에 충분한 전하 충전을 위한 동작 시간은 10/50 msec 이었다. 그러나 메모리 창의 크기는 일정 시간이 지난 후에 0.4 V로 감소하였다. 이러한 메모리 창의 감소 원인을 어븀 확산에 따른 결과로 설명하였다. 본 메모리 소자는 비교적 안정한 쓰기/지우기 내구성을 보여주었으나, 지속적인 쓰기/지우기 동작에 따라 수 V의 문턱전압 이동과 메모리 창의 감소를 보여주었다. 본 실험 결과를 가지고 실리콘 나노점 부유게이트가 쇼트키 장벽 트랜지스터 구조에 접목 가능하여 초미세 비휘발성 메모리 소자로 개발 가능함을 확인하였다.