• 제목/요약/키워드: nonvolatile memory

검색결과 252건 처리시간 0.024초

비휘발성 기억소자의 저항효과에 관한 연구 (A study on the impedance effect of nonvolatile memory devices)

  • 강창수
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제8권5호
    • /
    • pp.626-632
    • /
    • 1995
  • In this paper, The effect of the impedances in SNOSFET's memory devices has been developed. The effect of source and drain impedances measured by means of two bias resistances - field effect bias resistance by inner region, external bias resistance. The effect of the impedances by source and drain resistance shows the dependence of the function of voltages applied to the gate. It shows the differences of change in source drain voltage by means of low conductance state and high conductance state. It shows the delay of threshold voltages. The delay time of low conductance state and high conductance state by the impedances effect shows 3[.mu.sec] and 1[.mu.sec] respectively.

  • PDF

무선 센서 네트워크에서 플래시 장치를 활용한 에너지 효율적 저장 (Energy-Efficient Storage with Flash Device in Wireless Sensor Networks)

  • 박정규;김재호
    • 한국통신학회논문지
    • /
    • 제42권5호
    • /
    • pp.975-981
    • /
    • 2017
  • 본 논문에서는 WSN 환경에서 플래시 장치를 사용할 때 에너지를 효율적으로 사용하기 위한 방법을 제안한다. 전형적인 플래시 장치는 높은 대기 에너지로 인해 에너지가 제한된 WSN에서 비효율적인 에너지 소모 저장 매체라는 단점을 가지고 있다. 플래시 장치를 WSN 환경에서 에너지 효율적으로 사용하기 가장 쉬운 방법은 유휴 상태일 때 플래시 장치를 끄는 것이다. 이와 관련하여 우리는 비휘발성 및 바이트 주소 지정 기능을 제공하는 새로운 메모리 기술인 NVRAM (Nonvolatile RAM)을 활용하여 높은 대기 에너지 소모 그리고 시작 지연시간을 제거함으로써 간단하지만 이상적인 접근 방식을 현실적으로 제안한다. 특히 NVRAM을 메타 데이터 저장소의 확장으로 사용하여 FTL 메타 데이터 검색 프로세스를 제거하여 앞의 두 가지 장애 요소를 해결 하고자 한다. 실험을 통해 제안하는 방법이 기존 저장장치 비해 약 1.087% 에너지 만을 사용함을 알 수 있었다.

비휘발성 메모리용 SrBi$_{2}$Ta$_{2}$ $O_{9}$강유전체 박막의 제조 및 특성연구 (Preparation and characterization of SrBi$_{2}$Ta$_{2}$ $O_{9}$ ferroelectric thin films for nonvolatile memory)

  • 장호정;서광종;장기근
    • 전자공학회논문지D
    • /
    • 제35D권3호
    • /
    • pp.39-45
    • /
    • 1998
  • SrBi$_{2}$Ta$_{2}$O$_{9}$ (SBT) ferroelectric thin films for nonvolatile memory were prepared on Pt/Ti/SiO$_{2}$/Si and RuO$_{2}$/SiO$_{2}$/Si substrates by RF magnetron sputtering. The dependences of crystalline and electrical properties on the lower electrode type(Pt and RuO$_{2}$) and the annealing temperatures were investigated. SBT films regardless of their electrode types showed typeical Bi layered peroviskite crystal structures. The crystalline quality of as-deposited SBT films was improved by the rapid thermal annealing at 650.deg. C for 30 sec. The remanetn polarization of 2Pr (Pr+-Pr-) of the annealed SBT films deposited on Pt/Ti/SiO$_{2}$/Si substrates were about 11 .mu.C/cm$^{2}$ and 3 .mu.C/cm$^{2}$, respectively. The leakage currents at 3 V bias voltage were about 0.8 .mu.A/cm$^{2}$ for SBT/ Pt/Ti/SiO$_{2}$/Si and about 1 .mu.A/cm$^{2}$ for SBT/RuO$_{2}$/SiO$_{2}$/Si sample. SBT films annealed at 650 .deg. C showed no degradation in Pr values after 10$^{11}$ polarization switching cycles, indicating good fatigue properties. In addition, for SBT samples deposited on Pt/Ti/SiO$_{2}$/Si, Pr values increased to more than that of initial state, suggesting the increament of leakage current caused by repeated polarization.

  • PDF

채널크기에 따른 비휘방성 SNOSFET EEPROM의 제작과 특성에 관한 연구 (A Study on Fabrication and Characteristics of Nonvolatile SNOSFET EEPROM with Channel Sizes)

  • 강창수;이형옥;이상배;서광열
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1992년도 춘계학술대회 논문집
    • /
    • pp.91-96
    • /
    • 1992
  • The nonvolatile SNOSFET EEPROM memory devices with the channel width and iength of 15[$\mu\textrm{m}$]${\times}$15[$\mu\textrm{m}$], 15[$\mu\textrm{m}$]${\times}$1.5[$\mu\textrm{m}$] and 1.9[$\mu\textrm{m}$]${\times}$1.7[$\mu\textrm{m}$] were fabricated by using the actual CMOS 1 [Mbit] process technology. The charateristics of I$\_$D/-V$\_$D/, I$\_$D/-V$\_$G/ were investigated and compared with the channel width and length. From the result of measuring the I$\_$D/-V$\_$D/ charges into the nitride layer by applying the gate voltage, these devices ere found to have a low conductance state with little drain current and a high conductance state with much drain current. It was shown that the devices of 15[$\mu\textrm{m}$]${\times}$15[$\mu\textrm{m}$] represented the long channel characteristics and the devices of 15[$\mu\textrm{m}$]${\times}$1.5[$\mu\textrm{m}$] and 1.9[$\mu\textrm{m}$]${\times}$1.7[$\mu\textrm{m}$] represented the short channel characteristics. In the characteristics of I$\_$D/-V$\_$D/, the critical threshold voltages of the devices were V$\_$w/ = +34[V] at t$\_$w/ = 50[sec] in the low conductance state, and the memory window sizes wee 6.3[V], 7.4[V] and 3.4[V] at the channel width and length of 15[$\mu\textrm{m}$]${\times}$15[$\mu\textrm{m}$], 15[$\mu\textrm{m}$]${\times}$1.5[$\mu\textrm{m}$], 1.9[$\mu\textrm{m}$]${\times}$1.7[$\mu\textrm{m}$], respectively. The positive logic conductive characteristics are suitable to the logic circuit designing.

  • PDF

Electrical Characteristics of Charge Trap Flash Memory with a Composition Modulated (ZrO2)x(Al2O3)1-x Film

  • Tang, Zhenjie;Zhang, Jing;Jiang, Yunhong;Wang, Guixia;Li, Rong;Zhu, Xinhua
    • Transactions on Electrical and Electronic Materials
    • /
    • 제16권3호
    • /
    • pp.130-134
    • /
    • 2015
  • This research proposes the use of a composition modulated (ZrO2)x(Al2O3)1-x film as a charge trapping layer for charge trap flash memory; this is possible when the Zr (Al) atomic percent is controlled to form a variable bandgap as identified by the valence band offsets and electron energy loss spectrum measurements. Compared to memory devices with uniform compositional (ZrO2)0.1(Al2O3)0.9 or a (ZrO2)0.92(Al2O3)0.08 trapping layer, the memory device using the composition modulated (ZrO2)x(Al2O3)1-x as the charge trapping layer exhibits a larger memory window (6.0 V) at the gate sweeping voltage of ±8 V, improved data retention, and significantly faster program/erase speed. Improvements of the memory characteristics are attributed to the special energy band alignments resulting from non-uniform distribution of elemental composition. These results indicate that the composition modulated (ZrO2)x(Al2O3)1-x film is a promising candidate for future nonvolatile memory device applications.

Memory Effect of $In_2O_3$ Quantum Dots and Graphene in $SiO_2$ thin Film

  • Lee, Dong Uk;Sim, Seong Min;So, Joon Sub;Kim, Eun Kyu
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2013년도 제45회 하계 정기학술대회 초록집
    • /
    • pp.240.2-240.2
    • /
    • 2013
  • The device scale of flash memory was confronted with quantum mechanical limitation. The next generation memory device will be required a break-through for the device scaling problem. Especially, graphene is one of important materials to overcome scaling and operation problem for the memory device, because ofthe high carrier mobility, the mechanicalflexibility, the one atomic layer thick and versatile chemistry. We demonstrate the hybrid memory consisted with the metal-oxide quantum dots and the mono-layered graphene which was transferred to $SiO_2$ (5 nm)/Si substrate. The 5-nm thick secondary $SiO_2$ layer was deposited on the mono-layered graphene by using ultra-high vacuum sputtering system which base pressure is about $1{\times}10^{-10}$ Torr. The $In_2O_3$ quantum dots were distributed on the secondary $SiO_2$2 layer after chemical reaction between deposited In layer and polyamic acid layer through soft baking at $125^{\circ}C$ for 30 min and curing process at $400^{\circ}C$ for 1 hr by using the furnace in $N_2$ ambient. The memory devices with the $In_2O_3$ quantum dots on graphene monolayer between $SiO_2$ thin films have demonstrated and evaluated for the application of next generation nonvolatile memory device. We will discuss the electrical properties to understating memory effect related with quantum mechanical transport between the $In_2O_3$ quantum dots and the Fermi level of graphene layer.

  • PDF

Charge Pumping 방법을 이용한 비휘발성 SNOS FET기억소자의 Si-SiO$_2$계면상태 특성에 관한 연구 (A Study on the Si-SiO$_2$Interface State Characteristics of Nonvolatile SNOS FET Memories using The Charge Pumping Method)

  • 조성두;이상배;문동찬;서광열
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1992년도 춘계학술대회 논문집
    • /
    • pp.82-85
    • /
    • 1992
  • In this study, charge pumping method was used to investigate the Si-SiO$_2$interface characteristics of the nonvolatile SNOSFET memory devices, fabricated using the CMOS 1 Mbit processes (1.2$\mu\textrm{m}$ design rule), with thin oxide layer of 30${\AA}$ thick and nitride layer of 525${\AA}$ thick on the n-type silicon substrate (p-channel). Charge pumping current characteristics with the pulse base level were measured for various frequencies, falling times and rising times. By means of the charge dynamics in a non-steady state, the average Si-SiO$_2$interface state density and capture cross section were determined to be 3.565${\times}$10$\^$11/cm$\^$-2/eV$\^$-1/ and 4.834${\times}$10$\^$-16/$\textrm{cm}^2$, respectively. However Si-SiO$_2$ interface state densities were disributed 2.8${\times}$10$\^$-11/~5.6${\times}$10$\^$11/cm$\^$-2/~6${\times}$10$\^$11/cm$\^$-2/eV$\^$-1/ in the lover half of energy gap.

  • PDF

플래시메모리를 위한 Scaled SONOSFET NVSM의 프로그래밍 조건과 특성에 관한 연구 (A Study on the Characteristics and Programming Conditions of the Scaled SONOSFET NVSM for Flash Memory)

  • 박희정;박승진;남동우;김병철;서광열
    • 한국전기전자재료학회논문지
    • /
    • 제13권11호
    • /
    • pp.914-920
    • /
    • 2000
  • When the charge-trap type SONOS(polysilicon-oxide-nitride-oxide-semiconductor) cells are used to flash memory, the tunneling program/erase condition to minimize the generation of interface traps was investigated. SONOSFET NVSM(Nonvolatile Semiconductor Memory) cells were fabricated using 0.35 ㎛ standard memory cell embedded logic process including the ONO cell process, based on retrograde twin-well, single-poly, single metal CMOS(Complementary Metal Oxide Semiconductor) process. The thickness of ONO triple-dielectric for the memory cell is tunnel oxide of 24 $\AA$, nitride of 74 $\AA$, blocking oxide of 25 $\AA$, respectively. The program mode(V$\_$g/=7, 8, 9 V, V$\_$s/=V$\_$d/=-3 V, V$\_$b/=floating) and the erase mode(V$\_$g/=-4, -5, -6 V, V$\_$s/=V$\_$d/=floating, V$\_$b/=3 V) by MFN(Modified Fowler-Nordheim) tunneling were used. The proposed programming condition for the flash memory of SONOSFET NVSM cells showed less degradation(ΔV$\_$th/, S, G$\_$m/) characteristics than channel MFN tunneling operation. Also, the program inhibit conditins of unselected cell for separated source lines NOR-type flash memory application were investigated. we demonstrated that the phenomenon of the program disturb did not occur at source/drain voltage of 1 V∼12 V and gate voltage of -8 V∼4 V.

  • PDF

PECVD 질화막 증착시 $SiH_4/NH_3$ 유량비가 비휘발성 MNOS 기억소자의 특성에 미치는 영향 (The Influence of the $SiH_4/NH_3$ Ratios on the Characteristics of Nonvolatile MNOS Memories during the PECVD Silicon Nitride Film deposition)

  • 이상배;이근혁;이형옥;김진영;서광열
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1992년도 하계학술대회 논문집 B
    • /
    • pp.832-834
    • /
    • 1992
  • Using the PECVD method, the silicon nitride films were deposited by changing the $SiH_4/NH_3$ gas flow ratio from 0.2 to 1.4 at an interval of 0.2, AES, FTIR, and Spectroscopic Ellipsomter were used to analyze the film composition and structure, the refractive index, and the deposition rate. Also the C-V analysis was used to estimate the memory performance in the capacitor type MNOS memory devices, which utilized native oxide as the tunneling barrier, with the silicon nitride by the above deposition conditions. As a result, it was confirmed that the performance of MNOS memory devices with PECVD silicon nitride was comparable to that with LPCVD or APCVD silion nitride.

  • PDF

Characteristics of MINOS Structure using $TiO_2$ as Blocking Layer for Nonvolatile Memory applicable to OLED

  • Lee, Kwang-Soo;Jung, Sung-Wook;Kim, Kyung-Hae;Jang, Kyung-Soo;Hwang, Sung-Hyun;Lee, Jeoung-In;Park, Hyung-Jun;Kim, Jae-Hong;Son, Hyuk-Joo;Yi, Jun-Sin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권2호
    • /
    • pp.1284-1287
    • /
    • 2007
  • Titanium dioxide ($TiO_2$) is promising candidate for fabricating blocking layer of gate dielectrics in non-volatile memory (NVM). In this work, we investigated $TiO_2$ as high dielectric constant material instead of silicon dioxide ($SiO_2$), which is generally used as blocking layer for NVM.

  • PDF