• Title/Summary/Keyword: gate oxide

검색결과 887건 처리시간 0.029초

Microfabrication of Vertical Carbon Nanotube Field-Effect Transistors on an Anodized Aluminum Oxide Template Using Atomic Layer Deposition

  • Jung, Sunghwan
    • Journal of Electrical Engineering and Technology
    • /
    • 제10권3호
    • /
    • pp.1169-1173
    • /
    • 2015
  • This paper presents vertical carbon nanotube (CNT) field effect transistors (FETs). For the first time, the author successfully fabricated vertical CNT-based FETs on an anodized aluminum oxide (AAO) template by using atomic layer deposition (ALD). Single walled CNTs were vertically grown and aligned with the vertical pores of an AAO template. By using ALD, a gate oxide material (Al2O3) and a gate metal (Au) were centrally located inside each pore, allowing the vertical CNTs grown in the pores to be individually gated. Characterizations of the gated/vertical CNTs were carried and the successful gate integration with the CNTs was confirmed.

Gate Oxide 두께에 따른 NMOSFET소자의 전기적 특성 분석

  • 한창훈;이경수;최병덕
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2012년도 제43회 하계 정기 학술대회 초록집
    • /
    • pp.350-350
    • /
    • 2012
  • 본 연구에서는 Oxide 두께가 각각 4, 6 nm인 Symmetric NMOSFET의 전기적 특성 분석에 관한 연구를 진행하였다. 게이트 전압에 따른 Drain saturation current (IDSAT), Threshold Voltage(VT) 및 드레인 전압에 따른 Off-states 특성 변화를 분석하였다. 소자 측정 결과 oxide 두께가 4 nm인 경우 Vt는 0.3 V, IDSAT은 73 ${\mu}A$ (@VD=0.05)로, oxide 두께가 6 nm인 경우 Vt는 0.65 V, IDSAT은 66 ${\mu}A$ (@VD=0.05)로 각각 측정되었다. 이는 oxide 두께가 얇은 경우 게이트 전압 인가 시 Electric field 증가에 따른 것으로 판단된다. 또한 드레인 전압 인가에 따른 소자 특성 분석 결과 oxide 두께가 4nm인 경우 급격한 Gate leakage 증가를 보였으며, 이에 따라 Off-state에서의 leakage current가 증가함을 확인하였다. 본 연구는 Oxide 두께에 따른 MOSFET 소자의 전기적 특성 분석을 위해 진행되었으며, 상기 결과와 같이 oxide 두께 가변은 Idsat, Vt, leakage current 등의 주요 파라미터에 영향을 주어 NMOSFET 소자의 전기적 특성을 변화시킴을 확인하였다.

  • PDF

반도체 DI swiching 소자의 시작과 특성에 관한 실험적 고찰 (Experimental fabrication and analysis on the double injection semiconductor switching devices)

  • 성만영;정세진;임경문
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제4권2호
    • /
    • pp.159-174
    • /
    • 1991
  • 이중주입효과에 의한 고내압 반도체 스위칭소자의 설계 제작에 촛점을 맞추어 Injection Gate구조와 MOS Gate 구조로 시료소자를 제작해 그 특성을 검토하고 Electrical Switching 및 Oxide막에서의 Breakdown현상에 의한 문제점을 해결해 보고자 Optical Gate구조를 제안하여 이 optically Gated Semiconductor Switching 소자의 동작특성을 연구하고 Injection Gate 구조를 제안하여 이 optically Gated Semiconductor Switching 소자의 동작특성을 연구하고 Injection Gate 및 MOS Gate 구조(Planar type, V-Groove type, Injection Gate mode, Optical Gate mode)로 설계제작된 소자와 특성을 비교 분석하였다.

  • PDF

두께 변화에 따른 Gate Oxide의 전기적 특성 (The Electrical Properties of Gate Oxide due to the Variation of Thickness)

  • 박정구;홍능표;이용우;김왕곤;홍진웅
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1999년도 하계학술대회 논문집 D
    • /
    • pp.1931-1933
    • /
    • 1999
  • In this paper, the current and voltage properties on the gate oxide film due to the variation of thickness are studied. The specimen is used for n-ch power MOSFET. It is shows the leakage current and current density characteristics due to the applied electric field when the oxide thickness is each $600[\AA],\;800[\AA]$ and $1000[\AA]$, respectively. We known that the leakage current is a little higher when the voltage as reverse bias contrast with forward bias in poly gate is applied. In order to experiment for AC properties is measured for capacitance characteristics. It is confirmed that the value of input capacitance have been a lot of influenced on $SiO_2$ thickness contrast with the value of output capacitance.

  • PDF

고분자 기판과 PECVD 절연막에 따른 ITZO 박막 트랜지스터의 특성 분석 (Characteristics of Indium Tin Zinc Oxide Thin Film Transistors with Plastic Substrates)

  • 양대규;김형도;김종헌;김현석
    • 한국재료학회지
    • /
    • 제28권4호
    • /
    • pp.247-253
    • /
    • 2018
  • We examined the characteristics of indium tin zinc oxide (ITZO) thin film transistors (TFTs) on polyimide (PI) substrates for next-generation flexible display application. In this study, the ITZO TFT was fabricated and analyzed with a SiOx/SiNx gate insulator deposited using plasma enhanced chemical vapor deposition (PECVD) below $350^{\circ}C$. X-ray photoelectron spectroscopy (XPS) and secondary ion mass spectroscopy (SIMS) results revealed that the oxygen vacancies and impurities such as H, OH and $H_2O$ increased at ITZO/gate insulator interface. Our study suggests that the hydrogen related impurities existing in the PI and gate insulator were diffused into the channel during the fabrication process. We demonstrate that these impurities and oxygen vacancies in the ITZO channel/gate insulator may cause degradation of the electrical characteristics and bias stability. Therefore, in order to realize high performance oxide TFTs for flexible displays, it is necessary to develop a buffer layer (e.g., $Al_2O_3$) that can sufficiently prevent the diffusion of impurities into the channel.

MOSFET에서 다결정 실리콘 게이트 막의 도핑 농도가 신뢰성에 미치는 영향 (Effects of Doping Concentration of Polycrystalline Silicon Gate Layer on Reliability Characteristics in MOSFET's)

  • 박근형
    • 한국전기전자재료학회논문지
    • /
    • 제31권2호
    • /
    • pp.74-79
    • /
    • 2018
  • In this report, the results of a systematic study on the effects of polycrystalline silicon gate depletion on the reliability characteristics of metal-oxide semiconductor field-effect transistor (MOSFET) devices were discussed. The devices were fabricated using standard complimentary metal-oxide semiconductor (CMOS) processes, wherein phosphorus ion implantation with implant doses varying from $10^{13}$ to $5{\times}10^{15}cm^{-2}$ was performed to dope the polycrystalline silicon gate layer. For implant doses of $10^{14}/cm^2$ or less, the threshold voltage was increased with the formation of a depletion layer in the polycrystalline silicon gate layer. The gate-depletion effect was more pronounced for shorter channel lengths, like the narrow-width effect, which indicated that the gate-depletion effect could be used to solve the short-channel effect. In addition, the hot-carrier effects were significantly reduced for implant doses of $10^{14}/cm^2$ or less, which was attributed to the decreased gate current under the gate-depletion effects.

Evaluation and Comparison of Nanocomposite Gate Insulator for Flexible Thin Film Transistor

  • 김진수;조성원;김도일;황병웅;이내응
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2014년도 제46회 동계 정기학술대회 초록집
    • /
    • pp.278.1-278.1
    • /
    • 2014
  • Organic materials have been explored as the gate dielectric layers in thin film transistors (TFTs) of backplane devices for flexible display because of their inherent mechanical flexibility. However, those materials possess some disadvantages like low dielectric constant and thermal resistance, which might lead to high power consumption and instability. On the other hand, inorganic gate dielectrics show high dielectric constant despite their brittle property. In order to maintain advantages of both materials, it is essential to develop the alternative materials. In this work, we manufactured nanocomposite gate dielectrics composed of organic material and inorganic nanoparticle and integrated them into organic TFTs. For synthesis of nanocomposite gate dielectrics, polyimide (PI) was explored as the organic materials due to its superior thermal stability. Candidate nanoprticles (NPs) of halfnium oxide, titanium oxide and aluminium oxide were considered. In order to realize NP concentration dependent electrical characteristics, furthermore, we have synthesized the different types of nanocomposite gate dielectrics with varying ratio of each inorganic NPs. To analyze gate dielectric properties like the capacitance, metal-Insulator-metal (MIM) structures were prepared together with organic TFTs. The output and transfer characteristics of organic TFTs were monitored by using the semiconductor parameter analyzer (HP4145B), and capacitance and leakage current of MIM structures were measured by the LCR meter (B1500, Agilent). Effects of mechanical cyclic bending of 200,000 times and thermally heating at $400^{\circ}C$ for 1 hour were investigated to analyze mechanical and thermal stability of nanocomposite gate dielectrics. The results will be discussed in detail.

  • PDF

소자 파라미터에 따른 비대칭 DGMOSFET의 문턱전압이하 스윙 분석 (Analysis of Subthreshold Swing Mechanism by Device Parameter of Asymmetric Double Gate MOSFET)

  • 정학기
    • 한국정보통신학회논문지
    • /
    • 제19권1호
    • /
    • pp.156-162
    • /
    • 2015
  • 본 연구에서는 비대칭 이중게이트 MOSFET의 산화막두께, 채널도핑농도 그리고 상하단 게이트 전압 등과 같은 소자 파라미터에 따른 전도중심 및 전자농도가 문턱전압이하 스윙에 미치는 영향을 분석하고자 한다. 비대칭 이중게이트 MOSFET는 대칭구조와 비교하면 상하단 게이트 산화막의 두께 및 게이트 전압을 각각 달리 설정할 수 있으므로 단채널효과를 제어할 수 있는 요소가 증가하는 장점을 가지고 있다. 그러므로 상하단 산화막두께 및 게이트 전압에 따른 전도중심 및 전자분포의 변화를 분석하여 심각한 단채널효과인 문턱전압이하 스윙 값의 저하 현상을 감소시킬 수 있는 최적의 조건을 구하고자 한다. 문턱전압이하 스윙의 해석학적 모델을 유도하기 위하여 포아송방정식을 이용하여 전위분포의 해석학적 모델을 구하였다. 결과적으로 소자 파라미터에 따라 전도중심 및 전자농도가 크게 변화하였으며 문턱전압이하 스윙은 상하단 전도중심 및 전자농도에 의하여 큰 영향을 받는 것을 알 수 있었다.

FinFET의 게이트산화막 두께에 따른 문턱전압특성 (Gate Oxide Thickness Dependent Threshold Voltage Characteristics for FinFET)

  • 한지형;정학기;이재형;정동수;이종인;권오신
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 2009년도 추계학술대회
    • /
    • pp.907-909
    • /
    • 2009
  • 본 연구에서는 FinFET 제작시 단채널효과에 가장 큰 영향을 미치는 게이트산화막두께에 따른 문턱전압의 변화를 관찰하고자한다. 산화막두께의 영향을 분석하기 위하여 분석학적 3차원 포아송방정식을 이용한 전송모델을 사용하였다. 나노구조 FinFET에서 문턱전압에 영향을 미치는 구조적 요소 중 게이트 산화막은 매우 중요한 소자파라미터이다. 본 연구의 모델이 타당하다는 것을 입증하기 위하여 포텐셜분포값을 3차원 수치해석학적 값과 비교하였다. 결과적으로 본 연구에서 제시한 포텐셜모델이 3차원 수치해석학적 시뮬레이션모델과 매우 잘 일치하였으며 FinFET의 산화막두께에 따라 문턱전압특성을 분석하였다.

  • PDF

산화막의 질화, 재산화에 의한 계면트랩밀도 특성 변화 (Characteristics Variation of Oxide Interface Trap Density by Themal Nitridation and Reoxidation)

  • 백도현;이용재
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 1999년도 춘계종합학술대회
    • /
    • pp.411-414
    • /
    • 1999
  • 70 ${\AA}$-thick oxides nitridied at various conditions were reoxidized at pemperatures of 900$^{\circ}C$ in dry-O$_2$ ambients for 5~40 mininutes. The gate oxide interface porperties as well as the oxide substrate interface properties of MOS(Metal Oxide Semiconductor) capacitors with various nitridation conditions, reoxidation conditions and pure oxidation condition were investigated. We stuided I$\sub$g/-V$\sub$g/ characteristics, $\Delta$V$\sub$g/ shift under constant current stress from electrical characteristics point of view and breakdown voltage from leakage current point of view of MOS capacitors with SiO$_2$, NO, RNO dielectrics. Overall, our experimental results show that reoxidized nitrided oxides show inproved charge trapping porperites, I$\sub$g/-V$\sub$g/ characteristics and gate $\Delta$V$\sub$g/ shift. It has also been shown that reoxidized nitridied oxide's leakage currented voltage is better than pure oxide's or nitrided oxide's from leakage current(1${\mu}$A) point of view.

  • PDF