• 제목/요약/키워드: gate dependence

검색결과 122건 처리시간 0.021초

Formation of Mo-Silicide on Mo Tip

  • Oh, Chang-Woo;Kim, Yoo-Jong;Lee, Jong-Duk;Park, Byung-Gook
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2000년도 제1회 학술대회 논문집
    • /
    • pp.217-218
    • /
    • 2000
  • This paper describes a formation of the Mo-silicide on Mo tip to compare the emission characteristics of the Mo tip. Cone-shaped Mo tip arrays were fabricated and silicidized by evaporating a 15nm-thick a-Si film on Mo tip arrays and annealing it in inert ambient at the temperature of $1000\;^{\circ}C$ for 60 sec. The $Mo_5Si_3$ phase of Mo-silicide was observed through X-ray diffraction (XRD) analysis. Although the gate voltage of the Mo-silicide tip increased by 38 V to obtain the current level of 20 nA/tip, the dependence of emission current on vacuum level was improved.

  • PDF

얕은 소오스/드레인 접합깊이가 deep submicron CMOSFET 소자 특성에 미치는 영향 (Dependence of deep submicron CMOSFET characteristics on shallow source/drain junction depth)

  • 노광명;고요환;박찬광;황성민;정하풍;정명준
    • 전자공학회논문지A
    • /
    • 제33A권4호
    • /
    • pp.112-120
    • /
    • 1996
  • With the MOsES (mask oxide sidewall etch scheme)process which uses the conventional i-line stepper and isotropic wet etching, CMOSFET's with fine gate pattern of 0.1.mu.m CMOSFET device, the screening oxide is deposited before the low energy ion implantation for source/drain extensions and two step sidewall scheme is adopted. Through the characterization of 0.1.mu.m CMOSFET device, it is found that the screening oxide deposition sheme has larger capability of suppressing the short channel effects than two step sidewall schem. In cse of 200.angs.-thick screening oxide deposition, both NMOSFET and PMOSFET maintain good subthreshold characteristics down to 0.1.mu.m effective channel lengths, and show affordable drain saturation current reduction and low impact ionization rates.

  • PDF

질화, 재산화시진 모스 절연막의 온도 변화에 따른 누설전류의 변화 (Temperature dependance of Leakage Current of Nitrided, Reoxided MOS devices)

  • 이정석;장창덕;이용재
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 1998년도 춘계학술대회 논문집
    • /
    • pp.71-74
    • /
    • 1998
  • In this Paper, we investigate the electrical properties of ultra-thin(70${\AA}$) nitrided(NO) and reoxidized nitrided oxide(ONO) film that ale considered to be premising candidates for replacing conventional silicon dioxide film in ULSI level integration. we studied I$\sub$g/-V$\sub$g/ characteristics to know the effect of nitridation and reoxidation on the current conduction, leakage current time-dependent dielectric breakdown(TDDB) to evaluate charge-to-breakdown(Q$\sub$bd/), and the effect of stress temperature(25, 50, 75, 100$^{\circ}C$) and compared to those with thermal gate oxide(SiO$_2$) of identical thickness. From the measurement results, we find that reoxidized nitrided oxide(ONO) film shows superior dielectric characteristics, leakage current, and breakdown-to-charge(Qbd) performance over the NO film, while maintaining a similar electric field dependence compared to NO layer. Besides, ONO film has strong resistance against variation in temperature.

  • PDF

Hysteresis Characteristics in Low Temperature Poly-Si Thin Film Transistors

  • Chung, Hoon-Ju;Kim, Dae-Hwan;Kim, Byeong-Koo
    • Journal of Information Display
    • /
    • 제6권4호
    • /
    • pp.6-10
    • /
    • 2005
  • The dependence of hysteresis characteristics in low temperature poly-Si (LTPS) thin film transistors (TFTs) on the gate-source voltage (Vgs) or the drain-source voltage (Vds) bias is investigated and discussed. The hysteresis levels in both p-type and n-type LTPS TFTs are independent of Vds bias but increase as the sweep range of Vgs increases. It has been found that the hysteresis in both p-type and n-type LTPS TFTs originated from charge trapping and de-trapping in the channel region rather than at the source/drain edges.

비휘발성 기억소자의 저항효과에 관한 연구 (A study on the impedance effect of nonvolatile memory devices)

  • 강창수
    • E2M - 전기 전자와 첨단 소재
    • /
    • 제8권5호
    • /
    • pp.626-632
    • /
    • 1995
  • In this paper, The effect of the impedances in SNOSFET's memory devices has been developed. The effect of source and drain impedances measured by means of two bias resistances - field effect bias resistance by inner region, external bias resistance. The effect of the impedances by source and drain resistance shows the dependence of the function of voltages applied to the gate. It shows the differences of change in source drain voltage by means of low conductance state and high conductance state. It shows the delay of threshold voltages. The delay time of low conductance state and high conductance state by the impedances effect shows 3[.mu.sec] and 1[.mu.sec] respectively.

  • PDF

Characteristics of Trap in the Thin Silicon Oxides with Nano Structure

  • Kang, C.S.
    • Transactions on Electrical and Electronic Materials
    • /
    • 제4권6호
    • /
    • pp.32-37
    • /
    • 2003
  • In this paper, the trap characteristics of thin silicon oxides is investigated in the ULSI implementation with nano structure transistors. The stress and transient currents associated with the on and off time of applied voltage were used to measure the distribution of high voltage stress induced traps in thin silicon oxide films. The stress and transient currents were due to the charging and discharging of traps generated by high stress voltage in the silicon oxides. The transient current was caused by the tunnel charging and discharging of the stress generated traps nearby two interfaces. The stress induced leakage current will affect data retention in electrically erasable programmable read only memories. The oxide current for the thickness dependence of stress current, transient current, and stress induced leakage currents has been measured in oxides with thicknesses between 113.4nm and 814nm, which have the gate area 10$\^$-3/ $\textrm{cm}^2$. The stress induced leakage currents will affect data retention, and the stress current and transient current is used to estimate to fundamental limitations on oxide thicknesses.

NMOSFET의 반전층 양자 효과에 관한 연구 (Analysis of Invesion Layer Quantization Effects in NMOSFETs)

  • 박지선;신형순
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제51권9호
    • /
    • pp.397-407
    • /
    • 2002
  • A new simulator which predicts the quantum effect in NMOSFET structure is developed. Using the self-consistent method by numerical method, this simulator accurately predicts the carrier distribution due to improved calculation precision of potential in the inversion layer. However, previous simulator uses analytical potential distribution or analytic function based fitting parameter Using the developed simulator, threshold voltage increment and gate capacitance reduction due to the quantum effect are analyzed in NMOS. Especially, as oxide thickness and channel doping dependence of quantum effect is analyzed, and the property analysis for the next generation device is carried out.

Current practices and economic performances of organic kiwifruit production in comparison with conventional one in Korea

  • Cho, Y.;Cho, H.;Park, M.;Ma, K.
    • 한국유기농업학회지
    • /
    • 제19권spc호
    • /
    • pp.199-202
    • /
    • 2011
  • Organic production practices varied among producers. Generally, organic producers were relying on imported input materials such as organic compost and liquid fertilizer even more than conventional producers. Very few organic farmers had composting facilities or sites for the own supply of compost in need. The productivity of organic kiwifruit orchard (92%) was not as low as that of conventional while the net income (243%) was more than double that of conventional. This was mainly attributed to high farm gate price of organic fruits, low paid labour use and electricity. As a consequence, organic kiwifruit production seems to become a feasible option in Korea. However, high dependence on imported farming material, fuel and labour for too frequent liquid fertilizer spray should be addressed to achieve long term sustainability of organic kiwifruit production.

Pt-AlGaN/GaN HEMT-based hydrogen gas sensors with and without SiNx post-passivation

  • Vuong, Tuan Anh;Kim, Hyungtak
    • 전기전자학회논문지
    • /
    • 제23권3호
    • /
    • pp.1033-1037
    • /
    • 2019
  • GaN-based sensors have been widely investigated thanks to its potential in detecting the presence of hydrogen. In this study, we fabricated hydrogen gas sensors with AlGaN/GaN heterojunction and investigated how the sensing performance to be affected by SiN surface passivation. The gas sensor employed a high electron mobility transistors (HEMTs) with 30 nm platinum catalyst as a gate to detect the hydrogen presence. SiN layer was deposited by inductively-coupled chemical vapor deposition as post-passivation. The sensors with SiN passivation exhibited hydrogen sensing characteristics with various gas flow rates and concentrations of hydrogen in inert background gas at $200^{\circ}C$ similar to the ones without passivation. Aside from quick response time for both sensors, there are differences in sensitivity and recovery time because of the existence of the passivation layer. The results also confirmed the dependence of sensing performance on gas flow rate and gas concentration.

강유전체 박막 형성방법에 따른 용액 공정 기반 강유전체 전계효과 트랜지스터의 전기적 특성 의존성 (Dependence of Ferroelectric Film Formation Method on Electrical Characteristics in Solution-processed Ferroelectric Field Effect Transistor)

  • 김우영;배진혁
    • 전자공학회논문지
    • /
    • 제50권7호
    • /
    • pp.102-108
    • /
    • 2013
  • 용액 공정 기반으로 유기 전자소자를 제작할 시, 회전 도포 방법을 이용하는데 이 방법의 단점 중의 하나는 후속 회전 도포할 때 용액 속의 용매에 의해 이미 제작된 유기 박막을 물리적 또는 화학적인 손상을 입힐 수 있다는 것이다. 이러한 문제들로 인해 후속적인 박막 제조에 사용될 수 있는 용매의 종류는 매우 제한적일 수 밖에 없다. 본 논문에서는 기존에 알려진 용매들의 적절한 조합으로 인해 다층 박막 제작이 가능함을 보이고, 이를 이용하여 용액 공정 기반 유기 트랜지스터를 제작하여 성능의 향상을 보일 것이다. 트랜지스터의 구조는 하부 게이트 하부 접촉 (bottom gate, bottom contact) 구조로 제작되었고 게이트 절연체는 강유전체 고분자로 제작되었는데 한 번의 회전 도포 방법과 두 번의 회전 도포 방법으로 동일 두께를 형성하여 두 트랜지스터를 제작, 드레인 전압에 따른 소스-드레인 전류를 비교하였다. 그 결과 소스-게이트 누설 전류 감소 효과가 있었고, ON 상태에서의 소스-드레인 전류의 상승효과도 관찰되었다. 전류-전압 그래프로부터 계산된 이동도는 약 2.7배 증가되었다. 그러므로 용액 공정 기반 전계효과 트랜지스터를 제작할 시, 게이트 절연체를 다층 구조로 제작하면 성능 향상에 이점이 많다는 것을 알 수 있었다.