• Title/Summary/Keyword: Wafer-level package

Search Result 72, Processing Time 0.022 seconds

Warpage Analysis during Fan-Out Wafer Level Packaging Process using Finite Element Analysis (유한요소 해석을 이용한 팬아웃 웨이퍼 레벨 패키지 과정에서의 휨 현상 분석)

  • Kim, Geumtaek;Kwon, Daeil
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.25 no.1
    • /
    • pp.41-45
    • /
    • 2018
  • As the size of semiconductor chip shrinks, the electronic industry has been paying close attention to fan-out wafer level packaging (FO-WLP) as an emerging solution to accommodate high input and output density. FO-WLP also has several advantages, such as thin thickness and good thermal resistance, compared to conventional packaging technologies. However, one major challenge in current FO-WLP manufacturing process is to control wafer warpage, caused by the difference of coefficient of thermal expansion and Young's modulus among the materials. Wafer warpage induces misalignment of chips and interconnects, which eventually reduces product quality and reliability in high volume manufacturing. In order to control wafer warpage, it is necessary to understand the effect of material properties and design parameters, such as chip size, chip to mold ratio, and carrier thickness, during packaging processes. This paper focuses on the effects of thickness of chip and molding compound on 12" wafer warpage after PMC of EMC using finite element analysis. As a result, the largest warpage was observed at specific thickness ratio of chip and EMC.

Effect of Material Property Uncertainty on Warpage during Fan Out Wafer-Level Packaging Process (팬아웃 웨이퍼 레벨 패키지 공정 중 재료 물성의 불확실성이 휨 현상에 미치는 영향)

  • Kim, Geumtaek;Kang, Gihoon;Kwon, Daeil
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.26 no.1
    • /
    • pp.29-33
    • /
    • 2019
  • With shrinking form factor and improving performance of electronic packages, high input/output (I/O) density is considered as an important factor. Fan out wafer-level packaging (FO-WLP) has been paid great attention as an alternative. However, FO-WLP is vulnerable to warpage during its manufacturing process. Minimizing warpage is essential for controlling production yield, and in turn, package reliability. While many studies investigated the effect of process and design parameters on warpage using finite element analysis, they did not take uncertainty into consideration. As parameters, including material properties, chip positions, have uncertainty from the point of manufacturing view, the uncertainty should be considered to reduce the gap between the results from the field and the finite element analysis. This paper focuses on the effect of uncertainty of Young's modulus of chip on fan-out wafer level packaging warpage using finite element analysis. It is assumed that Young's modulus of each chip follows the normal distribution. Simulation results show that the uncertainty of Young's modulus affects the maximum von Mises stress. As a result, it is necessary to control the uncertainty of Young's modulus of silicon chip since the maximum von Mises stress is a parameter related to the package reliability.

Development and Characterization of Vertical Type Probe Card for High Density Probing Test (고밀도 프로빙 테스트를 위한 수직형 프로브카드의 제작 및 특성분석)

  • Min, Chul-Hong;Kim, Tae-Seon
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.19 no.9
    • /
    • pp.825-831
    • /
    • 2006
  • As an increase of chip complexity and level of chip integration, chip input/output (I/O) pad pitches are also drastically reduced. With arrival of high complexity SoC (System on Chip) and SiP (System in Package) products, conventional horizontal type probe card showed its limitation on probing density for wafer level test. To enhance probing density, we proposed new vertical type probe card that has the $70{\mu}m$ probe needle with tungsten wire in $80{\mu}m$ micro-drilled hole in ceramic board. To minimize alignment error, micro-drilling conditions are optimized and epoxy-hardening conditions are also optimized to minimize planarity changes. To apply wafer level test for target devices (T5365 256M SDRAM), designed probe card was characterized by probe needle tension for test, contact resistance measurement, leakage current measurement and the planarity test. Compare to conventional probe card with minimum pitch of $50{\sim}125{\mu}m\;and\;2\;{\Omega}$ of average contact resistance, designed probe card showed only $22{\mu}$ of minimum pitch and $1.5{\Omega}$ of average contact resistance. And also, with the nature of vertical probing style, it showed comparably small contact scratch and it can be applied to bumping type chip test.

The Effects of UBM and SnAgCu Solder on Drop Impact Reliability of Wafer Level Package

  • Kim, Hyun-Ho;Kim, Do-Hyung;Kim, Jong-Bin;Kim, Hee-Jin;Ahn, Jae-Ung;Kang, In-Soo;Lee, Jun-Kyu;Ahn, Hyo-Sok;Kim, Sung-Dong
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.17 no.3
    • /
    • pp.65-69
    • /
    • 2010
  • In this study, we investigated the effects of UBM(Under Bump Metallization) and solder composition on the drop impact reliability of wafer level packaging. Fan-in type WLP chips were prepared with different solder ball composition (Sn3.0Ag0.5Cu, and Sn1.0Ag0.5Cu) and UBM (Cu 10 ${\mu}m$, Cu 5 ${\mu}m$\Ni 3 ${\mu}m$). Drop test was performed up to 200 cycles with 1500G acceleration according to JESD22-B111. Cu\Ni UBM showed better drop performance than Cu UBM, which could be attributed to suppression of IMC formation by Ni diffusion barrier. SAC105 was slightly better than SAC305 in terms of MTTF. Drop failure occurred at board side for Cu UBM and chip side for Cu\Ni UBM, independent of solder composition. Corner and center chip position on the board were found to have the shortest drop lifetime due to stress waves generated from impact.

Rectangular Microlens array for Multi Chip LED Packaing (LED 패키지를 위한 사각 형상의 마이크로 렌즈)

  • Lim C.H.;Jeung W.K.;Choi S.M.;Oh Y.S.
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2005.10a
    • /
    • pp.882-884
    • /
    • 2005
  • A new rectangular shape microlens array having high sag for solid-state lighting is presented. Proposed microlens, which has high sag, over $375{\mu}m$ and large diameter, over 3 mm can enormously enhance output optical extraction efficiency. Rectangular shape of microlens can maximize the fill factor of light-emitting-diode (LED) package and minimize the optical loss at the same time. This wafer level microlens array is fabricated on LED package. It has many advantages in optical properties, low cost, high aligning accuracy, and mass production.

  • PDF

Fabrication of the Wafer Level Packaged LED Integrated Temperature Sensor and Configuration of The Compensation System for The LED's Optical Properties (온도센서가 집적된 WLP LED의 제작과 이를 통한 광 특성 보상 시스템의 구현)

  • Kang, In-Ku;Kim, Jin-Kwan;Lee, Hee-Chul
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.49 no.7
    • /
    • pp.1-9
    • /
    • 2012
  • In this paper, resistance temperature detector (RTD) integrated into the LED package is proposed in order to solve the temperature dependence of LED's optical properties. To measure the package temperature in real time, the RTD type temperature sensor having excellent accuracy and linearity between temperature change and resistance change was adopted. A stable metallic film is required for long term reliability and stability of the RTD type temperature sensor. Therefore, deposition and annealing condition for the film were determined. Based on the determined condition, the RTD type temperature sensor with the sensitivity of about $1.560{\Omega}/^{\circ}C$ was fabricated inside the LED package. In order to configurate the LED package system keeping the constant brightness regardless of the temperature, additional conversion circuit and control circuit boards were fabricated and added to the fabricated LED package. The proposed system was designed to compensate the light intensity caused by temperature change using the variable duty rate of driving current. As a result, the duty rate of PWM signal which is the output signal of the configurated system was changed with the temperature change, and the duty rate was similarly varied with the target duty rate. Consequently, it was focused the fabricated RTD can be used for compensating the optical properties of LED and the LED package which exhibits constant brightness regardless of the temperature change.

Wafer-Level Packaged MEMS Resonators with a Highly Vacuum-Sensitive Quality Factor

  • Kang, Seok Jin;Moon, Young Soon;Son, Won Ho;Choi, Sie Young
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.5
    • /
    • pp.632-639
    • /
    • 2014
  • Mechanical stress and the vacuum level are the two main factors dominating the quality factor of a resonator operated in the vacuum range 1 mTorr to 10 Torr. This means that if the quality factor of a resonator is very insensitive to the mechanical stress in the vacuum range, it is sensitive to mainly the ambient vacuum level. In this paper, a wafer-level packaged MEMS resonator with a highly vacuum-sensitive quality factor is presented. The proposed device is characterized by a package with out-of-plane symmetry and a suspending structure with only a single anchor. Out-of-plane symmetry helps prevent deformation of the packaged device due to thermal mismatch, and a single-clamped structure facilitates constraint-free displacement. As a result, the proposed device is very insensitive to mechanical stress and is sensitive to mainly the ambient vacuum level. The average quality factors of the devices packaged under pressures of 50, 100, and 200 mTorr were 4987, 3415, and 2127, respectively. The results demonstrated the high controllability of the quality factor by vacuum adjustment. The mechanical robustness of the quality factor was confirmed by comparing the quality factors before and after high-temperature storage. Furthermore, through more than 50 days of monitoring, the stability of the quality factor was also certified.

Die Shift Measurement of 300mm Large Diameter Wafer (300mm 대구경 웨이퍼의 다이 시프트 측정)

  • Lee, Jae-Hyang;Lee, Hye-Jin;Park, Sung-Jun
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.17 no.6
    • /
    • pp.708-714
    • /
    • 2016
  • In today's semiconductor industry, manufacturing technology is being developed for the purpose of processing large amounts of data and improving the speed of data processing. The packaging process in semiconductor manufacturing is utilized for the purpose of protecting the chips from the external environment and supplying electric power between the terminals. Nowadays, the WLP (Wafer-Level Packaging) process is mainly used in semiconductor manufacturing because of its high productivity. All of the silicon dies on the wafer are subjected to a high pressure and temperature during the molding process, so that die shift and warpage inevitably occur. This phenomenon deteriorates the positioning accuracy in the subsequent re-distribution layer (RDL) process. In this study, in order to minimize the die shift, a vision inspection system is developed to collect the die shift measurement data.

Plasma Application Technology of FOWLP (Fan-out Wafer Level Packaging) Process (FOWLP(Fan-out Wafer Level Packaging) 공정의 플라즈마 응용 기술)

  • Se Yong Park;Seong Eui Lee;Hee Chul Lee;Sung Yong Kim;Nam Sun Park;Kyoung Min Kim
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.30 no.1
    • /
    • pp.42-48
    • /
    • 2023
  • Recently, there has been an increasing demand for performance improvement and miniaturization in response to the growing variety of signals and power demands in many industries such as mobile, IoT, and automotive. As a result, there is a high demand for high-performance chips and advanced packaging technologies that can package such chips. In this context, the FOWLP process technology is a suitable technology, and this paper discusses the plasma application technologies that are being used and studied to improve the shortcomings of this process. The paper is divided into four parts, with an introduction and case studies for each of the plasma application technologies used in each part.