• Title/Summary/Keyword: Trench oxide

Search Result 128, Processing Time 0.023 seconds

A New Manufacturing Technology and Characteristics of Trench Gate MOSFET (새로운 트렌치 게이트 MOSFET 제조 공정기술 및 특성)

  • Baek, Jong-Mu;Cho, Moon-Taek;Na, Seung-Kwon
    • Journal of Advanced Navigation Technology
    • /
    • v.18 no.4
    • /
    • pp.364-370
    • /
    • 2014
  • In this paper, high reliable trench formation technique and a novel fabrication techniques for trench gate MOSFET is proposed which is a key to expend application of power MOSFET in the future. Trench structure has been employed device to improve Ron characteristics by shrinkage cell pitch size in DMOSFET and to isolate power device part from another CMOS device part in some power integrated circuit. A new process method for fabricating very high density trench MOSFETs using mask layers with oxide spacers and self-align technique is realized. This technique reduces the process steps, trench width and source and p=body region with a resulting increase in cell density and current driving capability and decrease in on resistance.

A study on Improvement of sub 0.1$\mu\textrm{m}$VLSI CMOS device Ultra Thin Gate Oxide Quality Using Novel STI Structure (STI를 이용한 서브 0.1$\mu\textrm{m}$VLSI CMOS 소자에서의 초박막게이트산화막의 박막개선에 관한 연구)

  • 엄금용;오환술
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.13 no.9
    • /
    • pp.729-734
    • /
    • 2000
  • Recently, Very Large Scale Integrated (VLSI) circuit & deep-submicron bulk Complementary Metal Oxide Semiconductor(CMOS) devices require gate electrode materials such as metal-silicide, Titanium-silicide for gate oxides. Many previous authors have researched the improvement sub-micron gate oxide quality. However, few have reported on the electrical quality and reliability on the ultra thin gate oxide. In this paper, at first, I recommand a novel shallow trench isolation structure to suppress the corner metal-oxide semiconductor field-effect transistor(MOSFET) inherent to shallow trench isolation for sub 0.1${\mu}{\textrm}{m}$ gate oxide. Different from using normal LOCOS technology deep-submicron CMOS devices using novel Shallow Trench Isolation(STI) technology have a unique"inverse narrow-channel effects"-when the channel width of the devices is scaled down, their threshold voltage is shrunk instead of increased as for the contribution of the channel edge current to the total channel current as the channel width is reduced. Secondly, Titanium silicide process clarified that fluorine contamination caused by the gate sidewall etching inhibits the silicidation reaction and accelerates agglomeration. To overcome these problems, a novel Two-step Deposited silicide(TDS) process has been developed. The key point of this process is the deposition and subsequent removal of titanium before silicidation. Based on the research, It is found that novel STI structure by the SEM, in addition to thermally stable silicide process was achieved. We also obtained the decrease threshold voltage value of the channel edge. resulting in the better improvement of the narrow channel effect. low sheet resistance and stress, and high threshold voltage. Besides, sheet resistance and stress value, rms(root mean square) by AFM were observed. On the electrical characteristics, low leakage current and trap density at the Si/SiO$_2$were confirmed by the high threshold voltage sub 0.1${\mu}{\textrm}{m}$ gate oxide.

  • PDF

Optimization of Ar Reshape Process for 4H-SiC Trench MOSFET (4H-SiC Trench MOSFET 응용을 위한 Ar Reshape 공정 최적화)

  • Sung, Min-Je;Kang, Min-Jae;Kim, Hong-Ki;Kim, Seong-jun;Lee, Jung-Yoon;Lee, Wonbeom;Lee, Nam-suk;Shin, Hoon-Kyu
    • Journal of IKEEE
    • /
    • v.22 no.4
    • /
    • pp.1234-1237
    • /
    • 2018
  • For 4H-SiC trench MOSFET which can reduce on-resistance and switching losses compared to 4H-SiC planar MOSFET, the optimization study for decrease of sub-trench was carried out. In order to decrease sub-trench, Ar reshape process was used and trench shapes were observed as a function of temperature and process time. As a result, it was confirmed that the process conditions for $1500^{\circ}C$ and 20 min were most effective for the suitable trench profiles. In addition, dry/wet oxidation was performed at the Ar reshaped-samples to observe the oxidation thickness with different crystal orientations.

Determination of End Point for Direct Chemical Mechanical Polishing of Shallow Trench Isolation Structure

  • Seo, Yong-Jin;Lee, Kyoung-Jin;Kim, Sang-Yong;Lee, Woo-Sun
    • KIEE International Transactions on Electrophysics and Applications
    • /
    • v.3C no.1
    • /
    • pp.28-32
    • /
    • 2003
  • In this paper, we have studied the in-situ end point detection (EPD) for direct chemical mechanical polishing (CMP) of shallow trench isolation (STI) structures without the reverse moat etch process. In this case, we applied a high selectivity $1n (HSS) that improves the silicon oxide removal rate and maximizes oxide to nitride selectivity Quite reproducible EPD results were obtained, and the wafer-to-wafer thickness variation was significantly reduced compared with the conventional predetermined polishing time method without EPD. Therefore, it is possible to achieve a global planarization without the complicated reverse moat etch process. As a result, the STI-CMP process can be simplified and improved using the new EPD method.

Flowable oxide CVD Process for Shallow Trench Isolation in Silicon Semiconductor

  • Chung, Sung-Woong;Ahn, Sang-Tae;Sohn, Hyun-Chul;Lee, Sang-Don
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.4 no.1
    • /
    • pp.45-51
    • /
    • 2004
  • We have proposed a new shallow trench isolation (STI) process using flowable oxide (F-oxide) chemical vapor deposition (CVD) for DRAM application and it was successfully developed. The combination of F-oxide CVD and HDP CVD is thought to be the superior STI gap-filling process for next generation DRAM fabrication because F-oxide not only improves STI gap-filling capability, but also the reduced local stress by F-oxide in narrow trenches leads to decrease in junction leakage and gate induced drain leakage (GIDL) current. Finally, this process increased data retention time of DRAM compared to HDP STI. However, a serious failure occurred by symphonizing its structural dependency of deposited thickness with poor resistance against HF chemicals. It could be suppressed by reducing the flow time during F-oxide deposition. It was investigated collectively in terms of device yield. In conclusion, the combination of F-oxide and HDP oxide is the very promising technology for STI gap filling process of sub-100nm DRAM technology.

Design and Numerical Analyses of SOI Trench-MOS Bipolar-Mode Field Effect Transistor (SOI 트렌치-모스 바이폴라-모드 전계효과 트랜지스터 구조의 설계 및 수치해석)

  • Kim, Du-Yeong;O, Jae-Geun;Han, Min-Gu;Choe, Yeon-Ik
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.49 no.5
    • /
    • pp.270-277
    • /
    • 2000
  • A new Lateral Trench-MOS Bipolar-Mode Field-Effect Transistor(LTMBMFET) is proposed and verified by MEDICI simulation. By using a trench MOS structure, the proposed device can enhance the current gain without sacrificing other device characteristics such as the breakdown voltage. The channel region of the proposed device is formed between the trench MOS structure. So the effect of the substrate voltage is negligible when compared with the conventional device which has a channel region between the gate junction and the buried oxide layer.

  • PDF

Design of 100-V Super-Junction Trench Power MOSFET with Low On-Resistance

  • Lho, Young-Hwan;Yang, Yil-Suk
    • ETRI Journal
    • /
    • v.34 no.1
    • /
    • pp.134-137
    • /
    • 2012
  • Power metal-oxide semiconductor field-effect transistor (MOSFET) devices are widely used in power electronics applications, such as brushless direct current motors and power modules. For a conventional power MOSFET device such as trench double-diffused MOSFET (TDMOS), there is a tradeoff relationship between specific on-state resistance and breakdown voltage. To overcome the tradeoff relationship, a super-junction (SJ) trench MOSFET (TMOSFET) structure is studied and designed in this letter. The processing conditions are proposed, and studies on the unit cell are performed for optimal design. The structure modeling and the characteristic analyses for doping density, potential distribution, electric field, width, and depth of trench in an SJ TMOSFET are performed and simulated by using of the SILVACO TCAD 2D device simulator, Atlas. As a result, the specific on-state resistance of 1.2 $m{\Omega}-cm^2$ at the class of 100 V and 100 A is successfully optimized in the SJ TMOSFET, which has the better performance than TDMOS in design parameters.

The Change of Electrical Characteristics in the EST with Trench Electrodes (트랜치 전극을 가진 Emitter Switched Thyristor의 전기적 특성 변화)

  • Kim, Dae-Won;Kim, Dae-Jong;Sung, Man-Young;Kang, Ey-Goo;Lee, Dong-Hee
    • 한국컴퓨터산업교육학회:학술대회논문집
    • /
    • 2003.11a
    • /
    • pp.71-74
    • /
    • 2003
  • A vertical trench electrode type EST has been proposed in this paper. The proposed device considerably improve the snap-back effect which leads to a lot of problem of device applications. In this paper, the vertical dual gate Emitter Switched Thyristor(EST) with trench electrode has been proposed for improving snap-back effect. It is observed that the forward blocking voltage of the proposed device is 800V. The conventional EST of the same size were no more than 633V. Because the proposed device was constructed of trench-type electrode, the electric field moved toward trench-oxide layer, and the punch through breakdown of the proposed EST is occurred at latest.

  • PDF

Design of Low Consume Power Ty7e Micro-heaters Using SOl and Trench Structures (SOI 및 TRENCH 구조를 이용한 저소비 전력형 미세발열체의 설계)

  • Jang, Soo;Hong, Seok-Woo;Lee, Jong-Chun;Chung, Gwiy-Sang
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 1999.11a
    • /
    • pp.350-353
    • /
    • 1999
  • This Paper Presents the optimized design of micro-heaters using 501(Si-on-insulator) substrate and oxide-filled trench structure In order to justify a lumped model approximation and thermal boundary assumptions, two-dimensional FDM(finite difference among which conduction is the dominant heat dissipation path. Compared with no-trenchs on the SOI structure, the micro-heaters with trench structures has properties of low heater loss and good thermal isolation. The simulation results show that the heater loss decreases as the number. width and distance of trenchs increases.

  • PDF

Electrical Characteristics of Trench Capacitor with Various Structures (여러가지 구조를 갖는 Trench Capacitor의 전기적 특성)

  • Lee, Jin Hee;Nam, Kee Soo;Kim, Mal Moon;Park, Sin Chong
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.24 no.1
    • /
    • pp.85-90
    • /
    • 1987
  • Trench capacitors with four different structures were fabricated using plasma and reactive ion etching technique, and evaluated using their C-V and I-V characteristics. The results shows that the two step plasma etching technique is the best method to fabricate the trench capacitor because of its high breakdown field (~7.75 MV/Cm) and good step coverage. And the fixed oxide charges are comparable between the trench (3.6xE10/Cm\ulcorner~7.5xE10/Cm\ulcorner and the planar(4.5xE10/Cm\ulcorner~6.5E10/Cm\ulcorner capacitors.

  • PDF