• 제목/요약/키워드: Trap charge

검색결과 221건 처리시간 0.03초

Al/$VO_x$/Al 소자 구조에서 스퍼터된 바나듐 산화막의 전기적 특성 (Electrical properties of sputtered vanadium oxide thin films in Al/$VO_x$/Al device structure)

  • 박재홍;최용남;최복길;최창규;김성진
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2000년도 하계학술대회 논문집
    • /
    • pp.460-463
    • /
    • 2000
  • The current-voltage characteristics of the sandwich system at different annealing temperatures and different bias voltages have been studied. In order to prepare the Al/V$O_X$/Al sandwich devices structure, thin films of vanadium oxide(V$O_X$) was deposited by r.f. magnetron sputtering from $V_2$$O_5$ target in 10% gas mixture of argon and oxygen, and annealed during lhour at different temperatures in vacuum. Crystall structure, surface morphology, and thickness of films were characterized through XRD, SEM and I-V characteristics were measured by electrometer. The films prepared below 20$0^{\circ}C$ were amorphous, and those prepared above 300 $^{\circ}C$were polycrystalline. At low fields electron injected to conduction band of vanadium oxide and formed space charge, current was limited by trap. Conduction mechanism at mid fields due to Schottky emission, while at high fields it changed to Fowler-Nordheim tunneling effects.

  • PDF

레이저 빔을 이용한 비정질실리콘 전기적 특성의 비파괴 측정 (Nondestructive Measurement on Electrical Characteristics of Amorphous Silicon by Using the Laser Beam)

  • 박남천
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2000년도 추계학술대회 논문집
    • /
    • pp.36-39
    • /
    • 2000
  • A small electrical potential difference which appears on any solid body when subjected to illumination by a modulated light beam generated by laser is called photocharge voltage(PCV)[1,2]. This voltage is proportional to the induced change in the surface electrical charge and is capacitatively measured on various materials such as conductors, semiconductors, ceramics, dielectrics and biological objects. The amplitude of the detected signal depends on the type of material under investigation, and on the surface properties of the sample. In photocharge voltage spectroscopy measurements[3], the sample is illuminated by both a steady state monochromatic bias light and the pulsed laser. The monochromatic light is used to created a variation in the steady state population of trap levels in the surface and space charge region of semiconductor samples which does result in a change in the measured voltage. Using this technique the spatial variation of PCV can be utilized to evaluate the surface conditions of the sample and the variation of the PCV due to the monochromatic bias light are utilized to characterize the surface states. A qualitative analysis of the proposed measurement is present along with experimental results performed on amorphous silicon samples. The deposition temperature was varied in order to obtain samples with different structural, optical and electronic properties and measurements are related to the defect density in amorphous thin film.

  • PDF

Nano-scale PMOSFET에서 Plasma Nitrided Oixde에 대한 소자 특성의 의존성 (Dependency of the Device Characteristics on Plasma Nitrided Oxide for Nano-scale PMOSFET)

  • 한인식;지희환;구태규;유욱상;최원호;박성형;이희승;강영석;김대병;이희덕
    • 한국전기전자재료학회논문지
    • /
    • 제20권7호
    • /
    • pp.569-574
    • /
    • 2007
  • In this paper, the reliability (NBTI degradation: ${\Delta}V_{th}$) and device characteristic of nano-scale PMOSFET with plasma nitrided oxide (PNO) is characterized in depth by comparing those with thermally nitrided oxide (TNO). PNO case shows the reduction of gate leakage current and interface state density compared to TNO with no change of the $I_{D.sat}\;vs.\;I_{OFF}$ characteristics. Gate oxide capacitance (Cox) of PNO is larger than TNO and it increases as the N concentration increases in PNO. PNO also shows the improvement of NBTI characteristics because the nitrogen peak layer is located near the $Poly/SiO_2$ interface. However, if the nitrogen concentration in PNO oxide increases, threshold voltage degradation $({\Delta}V_{th})$ becomes more degraded by NBT stress due to the enhanced generation of the fixed oxide charges.

Size and Crystal Structure Dependence of Photochromism of Nanocrystalline WO3 and MoO3 Prepared by Acid-Precipitation Method

  • Jun Young, Kwak;Young Hee, Jung;Yeong Il, Kim
    • 대한화학회지
    • /
    • 제67권1호
    • /
    • pp.33-41
    • /
    • 2023
  • Nanocrystallne WO3 and MoO3 with several different sizes and crystal structures were prepared by simple acid precipitation and subsequent heat treatment. The photochromic (PC) properties of these samples were comparatively investigated in powder state by monitoring diffuse reflectance spectral changes after bandgap irradiation. The PC effect of hexagonal WO3 and monoclinic WO3 strongly depended upon crystallite size rather than crystal structure. The smaller the crystallite size, the better the PC effect. However, orthorhombic WO·H2O and MoO3 having hexagonal and orthorhombic structures did not follow this trend. One consistent result for all WO3 and MoO3 samples is that the heat treatment in air, which changes crystallinity, whether it changes the crystal structure or only the crystallite size, reduces the PC effect. Since the thermal treatment reduces the surface oxygen defect sites, we believe that the PC effect of WO3 and MoO3 depends critically on the surface oxygen defect sites that serve as deep trap sites for photogenerated electrons and oxygen radical holes. We also found that the proton insertion claimed by double charge injection model is not critical for the PC effect.

PMOSFET에서 Hot Carrier Lifetime은 Hole injection에 의해 지배적이며, Nano-Scale CMOSFET에서의 NMOSFET에 비해 강화된 PMOSFET 열화 관찰 (PMOSFET Hot Carrier Lifetime Dominated by Hot Hole Injection and Enhanced PMOSFET Degradation than NMOSFET in Nano-Scale CMOSFET Technology)

  • 나준희;최서윤;김용구;이희덕
    • 대한전자공학회논문지SD
    • /
    • 제41권7호
    • /
    • pp.21-29
    • /
    • 2004
  • 본 논문에서는 Dual oxide를 갖는 Nano-scale CMOSFET에서 각 소자의 Hot carrier 특성을 분석하여 두 가지 중요한 결과를 나타내었다. 하나는 NMOSFET Thin/Thick인 경우 CHC stress 보다는 DAHC stress에 의한 소자 열화가 지배적이고, Hot electron이 중요하게 영향을 미치고 있는 반면에, PMOSFET에서는 특히 Hot hole에 의한 영향이 주로 나타나고 있다는 것이다. 다른 하나는, Thick MOSFET인 경우 여전히 NMOSFET의 수명이 PMOSFET의 수명에 비해 작지만, Thin MOSFET에서는 오히려 PMOSFET의 수명이 NMOSFET보다 작다는 것이다. 이러한 분석결과는 Charge pumping current 측정을 통해 간접적으로 확인하였다. 따라서 Nano-scale CMOSFET에서의 NMOSFET보다는 PMOSFET에 대한 Hot camel lifetime 감소에 관심을 기울여야 하며, Hot hole에 대한 연구가 진행되어야 한다고 할 수 있다.

전극 표면의 거칠기가 펜터신/전극 경계면의 전류-전압 특성에 주는 영향 (Effect of the Surface Roughness of Electrode on the Charge Injection at the Pentacene/Electrode Interface)

  • 김우영;전동렬
    • 한국진공학회지
    • /
    • 제20권2호
    • /
    • pp.93-99
    • /
    • 2011
  • 금속 전극 위에 유기물 채널을 증착하여 만드는 바닥 전극 구조의 유기물 박막 트랜지스터에서 전극 표면이 거친 정도에 따라 전하 주입이 어떻게 달라지는지 조사했다. 금 전극을 실리콘 기판에 증착하고, 가열하여 금 전극 표면을 거칠게 만들었다. 그리고 펜터신과 상부 전극으로 사용할 금 전극을 차례대로 증착하여 금 전극/펜터신/금 전극 구조를 만들었다. 펜터신 증착 초기에는 거친 금 전극 위에서 펜터신 증착핵이 더 많이 보였지만, 막이 두꺼워지면 가열되지 않은 전극과 가열로 거칠어진 전극에서 펜터신 표면 모양에 차이가 거의 없었다. 온도를 바꾸면서 측정한 전류-전압 곡선은 바닥 전극의 표면이 거칠수록 바닥계면의 전위장벽이 높음을 보여주었다. 이 현상은 금속 표면이 거칠수록 일함수가 낮아지며 펜터신과 거친 전극 표면의 경계에 전하 트랩이 더 많기 때문으로 생각된다.

Suppression of Gate Oxide Degradation for MOS Devices Using Deuterium Ion Implantation Method

  • Lee, Jae-Sung
    • Transactions on Electrical and Electronic Materials
    • /
    • 제13권4호
    • /
    • pp.188-191
    • /
    • 2012
  • This paper introduces a new method regarding deuterium incorporation in the gate dielectric including deuterium implantation and post-annealing at the back-end-of-the process line. The control device and the deuterium furnace-annealed device were also prepared for comparison with the implanted device. It was observed that deuterium implantation at a light dose of $1{\times}10^{12}-1{\times}10^{14}/cm^2$ at 30 keV reduced hot-carrier injection (HCI) degradation and negative bias temperature instability (NBTI) within our device structure due to the reduction in oxide charge and interface trap. Deuterium implantation provides a possible solution to enhance the bulk and interface reliabilities of the gate oxide under the electrical stress.

ONO ($SiO_2/Si_3N_4/SiO_2$), NON($Si_3N_4/SiO_2/Si_3N_4$)의 터널베리어를 갖는 비휘발성 메모리의 신뢰성 비교

  • 박군호;이영희;정홍배;조원주
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 추계학술대회 논문집
    • /
    • pp.53-53
    • /
    • 2009
  • Charge trap flash memory devices with modified tunneling barriers were fabricated using the tunneling barrier engineering technique. Variable oxide thickness (VARIOT) barrier and CRESTED barrier consisting of thin $SiO_2$ and $Si_3N_4$ dielectric layers were used as engineered tunneling barriers. The VARIOT type tunneling barrier composed of oxide-nitride-oxide (ONO) layers revealed reliable electrical characteristics; long retention time and superior endurance. On the other hand, the CRESTED tunneling barrier composed of nitride-oxide-nitride (NON) layers showed degraded retention and endurance characteristics. It is found that the degradation of NON barrier is associated with the increase of interface state density at tunneling barrier/silicon channel by programming and erasing (P/E) stress.

  • PDF

나노급 소자의 핫캐리어 특성 분석 (Characterization of Hot Carrier Mechanism of Nano-Scale CMOSFETs)

  • 나준희;최서윤;김용구;이희덕
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2004년도 하계종합학술대회 논문집(2)
    • /
    • pp.327-330
    • /
    • 2004
  • It is shown that the hot carrier degradation due to enhanced hot holes trapping dominates PMOSFETs lifetime both in thin and thick devices. Moreover, it is found that in 0.13 ${\mu}m$ CMOSFET the PMOS lifetime under CHC (Channel Hot Carrier) stress is lower than the NMOSFET lifetime under DAHC (Drain Avalanche Hot Carrier) stress. Therefore. the interface trap generation due to enhanced hot hole injection will become a dominant degradation factor. In case of thick MOSFET, the degradation by hot carrier is confirmed using charge pumping current method and highly necessary to enhance overall device lifetime or circuit lifetime in upcoming nano-scale CMOS technology.

  • PDF

산화막의 질화, 재산화에 의한 계면트랩밀도 특성 변화 (Characteristics Variation of Oxide Interface Trap Density by Themal Nitridation and Reoxidation)

  • 백도현;이용재
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국해양정보통신학회 1999년도 춘계종합학술대회
    • /
    • pp.411-414
    • /
    • 1999
  • 70 ${\AA}$-thick oxides nitridied at various conditions were reoxidized at pemperatures of 900$^{\circ}C$ in dry-O$_2$ ambients for 5~40 mininutes. The gate oxide interface porperties as well as the oxide substrate interface properties of MOS(Metal Oxide Semiconductor) capacitors with various nitridation conditions, reoxidation conditions and pure oxidation condition were investigated. We stuided I$\sub$g/-V$\sub$g/ characteristics, $\Delta$V$\sub$g/ shift under constant current stress from electrical characteristics point of view and breakdown voltage from leakage current point of view of MOS capacitors with SiO$_2$, NO, RNO dielectrics. Overall, our experimental results show that reoxidized nitrided oxides show inproved charge trapping porperites, I$\sub$g/-V$\sub$g/ characteristics and gate $\Delta$V$\sub$g/ shift. It has also been shown that reoxidized nitridied oxide's leakage currented voltage is better than pure oxide's or nitrided oxide's from leakage current(1${\mu}$A) point of view.

  • PDF