• 제목/요약/키워드: Sub-threshold transistor

Search Result 55, Processing Time 0.026 seconds

Analytical Model of Threshold Voltage for Negative Capacitance Junctionless Double Gate MOSFET Using Ferroelectric (강유전체를 이용한 음의 정전용량 무접합 이중 게이트 MOSFET의 문턱전압 모델)

  • Hakkee Jung
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.36 no.2
    • /
    • pp.129-135
    • /
    • 2023
  • An analytical threshold voltage model is presented to observe the change in threshold voltage shift ΔVth of a junctionless double gate MOSFET using ferroelectric-metal-SiO2 as a gate oxide film. The negative capacitance transistors using ferroelectric have the characteristics of increasing on-current and lowering off-current. The change in the threshold voltage of the transistor affects the power dissipation. Therefore, the change in the threshold voltage as a function of theferroelectric thickness is analyzed. The presented threshold voltage model is in a good agreement with the results of TCAD. As a results of our analysis using this analytical threshold voltage model, the change in the threshold voltage with respect to the change in the ferroelectric thickness showed that the threshold voltage increased with the increase of the absolute value of charges in the employed ferroelectric. This suggests that it is possible to obtain an optimum ferroelectric thickness at which the threshold voltage shift becomes 0 V by the voltage across the ferroelectric even when the channel length is reduced. It was also found that the ferroelectric thickness increased as the silicon thickness increased when the channel length was less than 30 nm, but the ferroelectric thickness decreased as the silicon thickness increased when the channel length was 30 nm or more in order to satisfy ΔVth=0.

A Production and Analysis on High Quality of Thin Film Transistors Using NH3 Plasma Treatment (NH3 Plasma Treatment를 사용한 고성능 TFT 제작 및 분석)

  • Park, Heejun;Nguyen, Van Duy;Yi, Junsin
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.30 no.8
    • /
    • pp.479-483
    • /
    • 2017
  • The effect of $NH_3$ plasma treatment on device characteristics was confirmed for an optimized thin film transistor of poly-Si formed by ELA. When C-V curve was checked for MIS (metal-insulator-silicon), Dit of $NH_3$ plasma treated and MIS was $2.7{\times}10^{10}cm^{-2}eV^{-1}$. Also in the TFT device case, it was decreased to the sub-threshold slope of 0.5 V/decade, 1.9 V of threshold voltage and improved in $26cm^2V^{-1}S^{-1}$ of mobility. Si-N and Si-H bonding reduced dangling bonding to each interface. When gate bias stress was applied, the threshold voltage's shift value of $NH_3$ plasma treated device was 0.58 V for 1,000s, 1.14 V for 3,600s, 1.12 V for 7,200s. As we observe from this quality, electrical stability was also improved and $NH_3$ plasma treatment was considered effective for passivation.

Anneal Temperature Effects on Hydrogenated Thin Film Silicon for TFT Applications

  • Ahn, Byeong-Jae;Kim, Do-Young;Yoo, Jin-Su;Junsin Yi
    • Transactions on Electrical and Electronic Materials
    • /
    • v.1 no.2
    • /
    • pp.7-11
    • /
    • 2000
  • a-Si:H and poly-Si TFT(thin film transistor) characteristics were investigated using an inverted staggered type TFT. The TFT an as-grown a-Si:H exhibited a low field effect mobility, transconductance, and high gate threshold voltage. The poly-Si films were achieved by using an isothermal and RTA treatment for glow discharge deposited a-Si:H films. The a-Si:H films were cystallized at the various temperature from 600$^{\circ}C$ to 1000$^{\circ}C$. As anneal temperature was elevated, the TFT exhibited increased g$\sub$m/ and reduced V$\sub$ds/. V$\sub$T/. The poly-Si grain boundary passivation with grain boundary trap types and activation energies as a function of anneal temperature. The poly-si TFT showed an improved I$\sub$nm//I$\sub$off/ ratio of 10$\^$6/, reduced gate threshold voltage, and increased field effect mobility by three orders.

  • PDF

Polysilicon Thin Film Transistor for Improving Reliability using by LDD Structure

  • Jung, Eun-Sik;Jang, Won-Su;Bea, Ji-Chel;Lee, Young-Jae
    • Proceedings of the IEEK Conference
    • /
    • 2002.07b
    • /
    • pp.1050-1053
    • /
    • 2002
  • In this paper, Amorphous silicon on glass substrate was recrystallized to poly-crystalline silicon by solid phase crystallization (SPC) technology. The active region of thin film transistor (TFT) was fabricated by amorphous silicon. The output and transfer characteristics of thin film transistor with lightly doped drain (LDD) structure was measured and analyzed. As a results, analyzed TFTs reliability with LDD's length by various kinds argument such as sub-threshold swing coefficient, mobility and threshold voltages were evaluated. Stress effects in TFT were able to improve to the characteristics of turn-on current and hot carrier effects by LDD's length variations.

  • PDF

Polysilicon Thin Film Transistor for Improving Reliability using by U]D Structure (LDD 구조를 이용한 다결정 실리콘 박막 트랜지스터의 신뢰성 향상)

  • 정은식;장원수;배지철;이용재
    • Proceedings of the IEEK Conference
    • /
    • 2002.06b
    • /
    • pp.185-188
    • /
    • 2002
  • In this paper, Amorphous silicon on glass substrate was recrytallized to poly-crystalline silicon by solid phase crystallization(SPC) technology The active region of thin film transistor(TFT) was fabricated by amorphous silicon. The output and transfer characteristics of thin film transistor with lightly doped drain(LDD) structure was measured and analyzed. As a results, analyzed TFT's reliability with LDD's length by various kinds argument such as sub-threshold swing coefficient, mobility and threshold voltages were evaluated. Stress effects in TFT were able to improve to the characteristics of turn-on current and hot carrier effects by LDD's length variations

  • PDF

Device Characteristics and Hot Carrier Lifetime Characteristics Shift Analysis by Carbon Implant used for Vth Adjustment

  • Mun, Seong-Yeol;Kang, Seong-Jun;Joung, Yang-Hee
    • Journal of information and communication convergence engineering
    • /
    • v.11 no.4
    • /
    • pp.288-292
    • /
    • 2013
  • In this paper, a carbon implant is investigated in detail from the perspectives of performance advantages and side effects for the thick n-type metal-oxide-semiconductor field-effect transistor (n-MOSFET). Threshold voltage ($V_{th}$) adjustment using a carbon implant significantly improves the $V_{th}$ mismatch performance in a thick (3.3-V) n-MOS transistor. It has been reported that a bad mismatch occurs particularly in the case of 0.11-${\mu}m$ $V_{th}$ node technology. This paper investigates a carbon implant process as a promising candidate for the optimal $V_{th}$ roll-off curve. The carbon implant makes the $V_{th}$ roll-off curve perfectly flat, which is explained in detail. Further, the mechanism of hot carrier injection lifetime degradation by the carbon implant is investigated, and new process integration involving the addition of a nitrogen implant in the lightly doped drain process is offered as its solution. This paper presents the critical side effects, such as Isub increases and device performance shifts caused by the carbon implant and suggests an efficient method to avoid these issues.

Dependency of Oxygen Partial Pressure of ITO Films for Electrode of Oxide-based Thin-Film Transistor (산화물기반 박막트랜지스터 전극용 ITO박막의 제작시 투입 산소 분압 의존성)

  • Kim, Kyung Hwan
    • Journal of the Semiconductor & Display Technology
    • /
    • v.20 no.2
    • /
    • pp.82-86
    • /
    • 2021
  • In this study, we investigated the oxygen partial pressure effect of ITO films for electrodes of oxide-based Thin-Film Transistor (TFT). Firstly, we deposited single ITO films on the glass substrate at room temperature. ITO films were prepared at the various partial pressures of oxygen gas 0-7.4% (O2/(Ar+O2)). As increasing oxygen on the process of film deposition, electrical properties were improved and optical transmittance increased in the visible light range (300-800 nm). For the electrode of TFT, we fabricated a TFT device (W/L=1000/200 ㎛) with ITO films as the source and drain electrode on the silicon wafer. Except for the TFT device combined with ITO film prepared at the oxygen partial pressure ratio of 7.4%, We confirmed that TFT devices with ITO films via FTS system operated as a driving device at threshold voltage (Vth) of 4V.

MoS2 Field Effect Transistor 저전력 고성능 소자 구현을 위한 게이트 구조 설계 최적화

  • Park, Il-Hu;Jang, Ho-Gyun;Kim, Cheol-Min;Lee, Guk-Jin;Kim, Gyu-Tae
    • Proceeding of EDISON Challenge
    • /
    • 2016.03a
    • /
    • pp.292-294
    • /
    • 2016
  • 이황화몰리브덴을 활용한 전계효과트랜지스터(Field Effect Transistor)는 채널 물질의 우수한 특성으로 차세대 저전력 고성능 스위치와 광전소자로 주목받고있다. Underlap 게이트 구조에서 게이트 길이(L_G), 절연체 두께(T), 절연체 상대유전율(${\varepsilon}_r$)에 따라 변화하는 소자특성을 분석하여 저전력 고성능 $MoS_2$ 전계효과트랜지스터를 위한 게이트 구조 최적화방법을 모색하였다. EDISON simulator 중 Tight-binding NEGF 기반 TMD FET 소자 성능 및 특성 해석용 S/W를 활용하여 게이트 구조에 따른 게이트 전압 - 드레인 전류 상관관계(transfer characteristic)를 얻고, Y-function method를 이용하여 채널 유효전하이동도(Effective Mobility), Sub-threshold Swing, on/off 전류비(on/off current ratio)를 추출하여 비교 분석하였다. 시뮬레이션으로 추출한 소자의 최대 채널 유효전하이동도는 $37cm^2V^{-1}s^{-1}$, on/off 전류비는 $10^4{\sim}10^5$, Sub-threshold Swing은 ~38mV/dec 수준을 보였다.

  • PDF

The Effects of Hydrogenation in n-channel Poly-si TFT with LDD Structure (LDD구조를 갖는 n-채널 다결정 실리론 TFT소자에서 수소처리의 영향)

  • 장원수;조상운;정연식;이용재
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.1105-1108
    • /
    • 2003
  • In this paper, we have fabricated the hydrogenated n-channel polysilicon thin film transistor (TFT) with LDD structure and have analyzed the hot carrier degradation characteristics by electrical stress. We have compared the threshold voltage (Vth), sub-threshold slope (S), and trans-conductance (Gm) for devices with LDD (Lightly Doped Drain) structure and non-LDD at same active sizes. We have analyzed the hot carrier effects by the hydrogenation in devices. As a analyzed results, the threshold voltage, sub-threshold slope for n-channel poly-si TFT were increased, trans-conductance was decreased. The effects of hydrogenation in n-channel poly-si TFT with LDD structure were shown the lower variations of characteristics than devices of the non-LDD structure with nomal process.

  • PDF

Design of OP-AMP using MOSFET of Sub-threshold Region (Sub-threshold 영역의 MOSFET 동작을 이용한 OP-AMP 설계)

  • Cho, Tae-Il;Yeo, Sung-Dae;Cho, Seung-Il;Kim, Seong-Kweon
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.11 no.7
    • /
    • pp.665-670
    • /
    • 2016
  • In this paper, we suggest the design of OP-AMP using MOSFET in the operation of sub-threshold condition as a basic unit of an IoT. The sub-threshold operation of MOSFET is useful for an ultra low power consumption of sensor network system in the IoT, because it cause the supply voltage to be reduced. From the simulation result using 0.35 um CMOS process, the supply voltage, VDD can be reduced with 0.6 V, open-loop gain of 43 dB and the power consumption was evaluated with about $1.3{\mu}W$ and the active size for an integration was measured with $64{\mu}m{\times}105{\mu}m$. It is expected that the proposed circuit is applied to the low power sensor network for IoT.