• Title/Summary/Keyword: Single-phase multilevel inverter

Search Result 47, Processing Time 0.024 seconds

Reduction of Components in New Family of Diode Clamp Multilevel Inverter Ordeal to Induction Motor

  • Angamuthu, Rathinam;Thangavelu, Karthikeyan;Kannan, Ramani
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.1
    • /
    • pp.58-69
    • /
    • 2016
  • This paper describes the design and implementation of a new diode clamped multilevel inverter for variable frequency drive. The diode clamp multilevel inverter has been widely used for low power, high voltage applications due to its superior performance. However, it has some limitations such as increased number of switching devices and complex PWM control. In this paper, a new topology is proposed. New topology requires only (N-1) switching devices and (N-3) clamping diodes compared to existing topology. A modified APO-PWM control method is used to generate gate pulses for inverter. The proposed inverter topology is coupled with single phase induction motor and its performance is tested by MATLAB simulation. Finally, a prototype model has built and its performance is tested with single phase variable frequency drive.

Control of The D-STATCON Using Multilevel Voltage Source Inverters (MULTILEVEL 전압형 인버터들을 사용한 D-STATCON의 제어)

  • Min, Wan-Ki;Min, Jun-Ki;Choi, Jae-Ho
    • Proceedings of the KIEE Conference
    • /
    • 1998.07f
    • /
    • pp.1925-1927
    • /
    • 1998
  • D-STATCON using the multilevel voltage source inverters is presented for voltage regulation and reactive power compensation in distribution system. This cascade M-level inverter consists of (M-1)/2 single phase full bridge inverter(FBI). This multilevel inverter is a natural fit to the flexible ac transmission systems(FACTS) including STATCON, SVC, series compensation and phase shifting, It can solve the problems of conventional transformer-based multipulse inverters and multilevel diode-clamped inverters. From the simulation results, the superiority of D-STATCON with cascade multilevel inverter is shown for high power application.

  • PDF

Single Phase Five Level Inverter For Off-Grid Applications Constructed with Multilevel Step-Up DC-DC Converter (멀티레벨 승압 DC-DC 컨버터와 구성된 독립형 부하를 위한 단상 5레벨 인버터)

  • Anvar, Ibadullaev;Park, Sung-Jun
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.25 no.4
    • /
    • pp.319-328
    • /
    • 2020
  • The recent use of distributed power generation systems constructed with DC-DC converters has become extremely popular owing to the rising need for environment friendly energy generation power systems. In this study, a new single-phase five-level inverter for off-grid applications constructed with a multilevel DC-DC step-up converter is proposed to boost a low-level DC voltage (36 V-64 V) to a high-level DC bus (380 V) and invert and connect them with a single-phase 230 V rms AC load. Compared with other traditional multilevel inverters, the proposed five-level inverter has a reduced number of switching devices, can generate high-quality power with lower THD values, and has balanced voltage stress for DC capacitors. Moreover, the proposed topology does not require multiple DC sources. Finally, the performance of the proposed topology is presented through the simulation and experimental results of a 400 W hardware prototype.

Experimental Validation of a Cascaded Single Phase H-Bridge Inverter with a Simplified Switching Algorithm

  • Mylsamy, Kaliamoorthy;Vairamani, Rajasekaran;Irudayaraj, Gerald Christopher Raj;Lawrence, Hubert Tony Raj
    • Journal of Power Electronics
    • /
    • v.14 no.3
    • /
    • pp.507-518
    • /
    • 2014
  • This paper presents a new cascaded asymmetrical single phase multilevel converter with a lower number of power semiconductor switches and isolated DC sources. Therefore, the number of power electronic devices, converter losses, size, and cost are reduced. The proposed multilevel converter topology consists of two H-bridges connected in cascaded configuration. One H-bridge operates at a high frequency (high frequency inverter) and is capable of developing a two level output while the other H-bridge operates at the fundamental frequency (low frequency inverter) and is capable of developing a multilevel output. The addition of each power electronic switch to the low frequency inverter increases the number of levels by four. This paper also introduces a hybrid switching algorithm which uses very simple arithmetic and logical operations. The simplified hybrid switching algorithm is generalized for any number of levels. The proposed simplified switching algorithm is developed using a TMS320F2812 DSP board. The operation and performance of the proposed multilevel converter are verified by simulations using MATLAB/SIMULINK and experimental results.

A New Family of Cascaded Transformer Six Switches Sub-Multilevel Inverter with Several Advantages

  • Banaei, M.R.;Salary, E.
    • Journal of Electrical Engineering and Technology
    • /
    • v.8 no.5
    • /
    • pp.1078-1085
    • /
    • 2013
  • This paper presents a novel topology for cascaded transformer sub-multilevel converter. Eachsub-multilevel converter consists of two DC voltage sources with six switches to achieve five-level voltage. The proposed topology results in reduction of DC voltage sources and switches number. Single phase low frequency transformers are used in proposed topology and voltage transformation and galvanic isolation between load and sources are given by transformers. This topology can operate as symmetric or asymmetric converter but in this paper we have focused on symmetric state. The operation and performance of the suggested multilevel converter has been verified by the simulation results of a single-phase nine-level multilevel converter using MATLAB/SIMULINK.

A Study on Filter Efficiency Analysis and Harmonic Reduction of Single Phase NPC Multi-Level Inverter with LC-Trap Filter (LC트랩필터를 갖는 단상 NPC 멀티레벨 인버터의 출력 고조파 저감 및 필터 효율 분석에 관한 연구)

  • Kim Soo-Hong;Seo Kang-Moon;Kim Yoon-Ho
    • The Transactions of the Korean Institute of Electrical Engineers B
    • /
    • v.55 no.8
    • /
    • pp.430-435
    • /
    • 2006
  • This paper presents a method about the efficiency analysis and the harmonic reduction of single phase NPC multi-level inverter with LC-trap filter and LCR output filter. The proposed LC-trap filter is comprised of a conventional LC output filter, by using LC-trap filter the need for high damping resistor and low LC cut-off frequency is eliminated. Also, low damping resistor is increased the efficiency of the output filter. Experimental verification of the proposed circuit is provided with single phase NPC multilevel inverter system and DSP controller.

Hybrid Cascaded MLI topology using Ternary Voltage Progression Technique with Multicarrier Strategy

  • Venugopal, Jamuna;Subarnan, Gayathri Monicka
    • Journal of Electrical Engineering and Technology
    • /
    • v.10 no.4
    • /
    • pp.1610-1620
    • /
    • 2015
  • A major problem in conventional multilevel inverter is that an increase in power semiconductor switches causes an increase in cost and switching losses of the inverter. The multicarrier strategy adopted for the multilevel inverters has become more popular due to reduced cost, lower harmonic distortion, and higher voltage capability than the conventional switching strategy applied to inverters. Various topologies and modulation strategies have been reported for utility and drive applications. Level shifted based pulse width modulation techniques are proposed to investigate the performance of the multilevel inverter. The proposed work focuses on reducing the utilized switches so that the cost and the switching losses of the inverter do not go up and the consistent efficiency could be achieved. This paper presents the detailed analysis of these topologies. The analysis is based on the number of switches, DC sources, output level, maximum voltage, and the efficiency. As an illustration, single phase cascaded multilevel inverter topologies are simulated using MATLAB/SIMULINK and the experimental results demonstrate the viability of these inverters.

Charge Balance Control Methods for a Class of Fundamental Frequency Modulated Asymmetric Cascaded Multilevel Inverters

  • Babaei, Ebrahim
    • Journal of Power Electronics
    • /
    • v.11 no.6
    • /
    • pp.811-818
    • /
    • 2011
  • Modulation strategies for multilevel inverters have typically focused on synthesizing a desired set of sinusoidal voltage waveforms using a fixed number of dc voltage sources. This makes the average power drawn from different dc voltage sources unequal and time varying. Therefore, the dc voltage sources are unregulated and require that corrective control action be incorporated. In this paper, first two new selections are proposed for determining the dc voltage sources values for asymmetric cascaded multilevel inverters. Then two modulation strategies are proposed for the dc power balancing of these types of multilevel inverters. Using the charge balance control methods, the power drawn from all of the dc sources are balanced except for the dc source used in the first H-bridge. The proposed control methods are validated by simulation and experimental results on a single-phase 21-level inverter.

An Improved Switching Topology for Single Phase Multilevel Inverter with Capacitor Voltage Balancing Technique

  • Ponnusamy, Rajan Soundar;Subramaniam, Manoharan;Irudayaraj, Gerald Christopher Raj;Mylsamy, Kaliamoorthy
    • Journal of Power Electronics
    • /
    • v.17 no.1
    • /
    • pp.115-126
    • /
    • 2017
  • This paper presents a new cascaded asymmetrical single phase multilevel converter with a reduced number of isolated DC sources and power semiconductor switches. The proposed inverter has only two H-bridges connected in cascade, one switching at a high frequency and the other switching at a low frequency. The Low Switching Frequency Inverter (LSFI) generates seven levels whereas the High Switching Frequency Inverter (HSFI) generates only two levels. This paper also presents a solution to the capacitor balancing issues of the LSFI. The proposed inverter has lot of advantages such as reductions in the number of DC sources, switching losses, power electronic devices, size and cost. The proposed inverter with a capacitor voltage balancing algorithm is simulated using MATLAB/SIMULINK. The switching logic of the proposed inverter with a capacitor voltage balancing algorithm is developed using a FPGA SPATRAN 3A DSP board. A laboratory prototype is built to validate the simulation results.

Multi-modulating Pattern - A Unified Carrier based PWM method In Multi-level Inverter - Part 2

  • Nho Nguyen Van;Youn Myung Joong
    • Proceedings of the KIPE Conference
    • /
    • 2004.07b
    • /
    • pp.625-629
    • /
    • 2004
  • This paper presents a systematical approach to study carrier based PWM techniques (CPWM) in diode-clamped and cascade multilevel inverters by using a proposed named multi-modulating pattern method. This method is based on the vector correlation between CPWM and the space vector PWM (SVPWM) and applicable to both multilevel inverter topologies. A CPWM technique can be described in a general mathematical equation, and obtain the same outputs similarly as of the corresponding SVPWM. Control of the fundamental voltage, vector redundancies and phase redundancies in multilevel inverter can be formulated separately in the CPWM equation. The deduced CPWM can obtain the full vector redundancy control, and fully utilize phase redundancy in a cascade inverter In this continued part, it will be deduced correlation between CPWM equations in multi-carrier system and single carrier system, present the mathematical model of voltage source inverter related to the common mode voltage and propose a general algorithm for multi-modulating modulator. The obtained theory will be demonstrated by simulation results.

  • PDF