• Title/Summary/Keyword: SiH+

Search Result 5,596, Processing Time 0.03 seconds

a-SiGe:H 박막의 고상결정화에 따른 주요 결험 스핀밀도의 변화

  • 노옥환;윤원주;이정근
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2000.02a
    • /
    • pp.78-78
    • /
    • 2000
  • 다결정 실리콘-게르마늄 (poly-SiGe)은 태양전지 개발에 있어서 중요한 물질이다. 우리는 소량의 Ge(x=0.05)으로부터 다량의 Ge(x=0.67)을 함유한 수소화된 비정질 실리콘-게르마늄 (a-SiGe:H) 박막의 고상결정화 과정을 ESR (electron spin resonance)방법으로 조사해보았다. 먼저 PECVD 방법으로 Corning 1737 glass 위에 a-Si1-xGex:H 박막을 증착시켰다. 증착가스는 SiH4, GeH4 가스를 썼으며, 기판온도는 20$0^{\circ}C$, r.f. 전력은 3W, 증착시 가스압력은 0.6 Torr 정도이었다. 증착된 a-SiGe:H 박막은 $600^{\circ}C$ N2 분위기에서 다시 가열되어 고상결정화 되었고, 결정화 정도는 XRD (111) peak의 세기로부터 구해졌다. ESR 측정은 상온 x-band 영역에서 수행되었다. 측정된 ESR스팩트럼은 두 개의 Gaussian 함수로써 Si dangling-bond와 Ge dangling-bond 신호로 분리되었다. 가열 초기의 a-SiGe:H 박막 결함들의 스핀밀도의 증가는 수소 이탈에 기인하고, 또 고상결정화 과정에서 결정화된 정도와 Ge-db 스핀밀도의 변화는 서로 깊은 상관관계가 있음을 알 수 있었다. 특히 Ge 함유량이 큰 박막 (x=0.21, 0.67)에서 뿐만 아니라 소량의 Ge이 함유된 박막(x=0.05)에서도 Ge dangling-bond가 Si dangliong-bond 보다 고상결정화 과정에서 더 중요한 역할을 한다는 것을 알수 있었다. 또한 초기 열처리시 Si-H, Ge-H 결합에서 H의 이탈로 인하여 나타나는 Si-dangling bond, Ge-dangling bond 스핀밀도의 최대 증가 시간은 x 값에 의존하였는데 이러한 결과는 x값에 의존하는 Si-H, Ge-H 해리에너리지로 설명되어 질 수 있다. 층의 두께가 500 미만인 커패시터의 경우에 TiN과 Si3N4 의 계면에서 형성되는 슬릿형 공동(slit-like void)에 의해 커패시터의 유전특성이 파괴된다는 사실을 알게 되었으며, 이러한 슬릿형 공동은 제조 공정 중 재료에 따른 열팽창 계수와 탄성 계수 등의 차이에 의해 형성된 잔류응력 상태가 유전막을 기준으로 압축응력에서 인장 응력으로 바뀌는 분포에 기인하였다는 사실을 확인하였다.SiO2 막을 약화시켜 절연막의 두께가 두꺼워졌음에도 기존의 SiO2 절연막의 절연 파괴 전압 및 누설 전류오 비교되는 특성을 가졌다. 이중막을 구성하고 있는 안티퓨즈의 ON-저항이 단일막과 비교해 비슷한 것을 볼 수 잇는데, 그 이유는 TiO2에 포함된 Ti가 필라멘트에 포함되어 있어 필라멘트의 저항을 감소시켰기 때문으로 사료된다. 결국 이중막을 구성시 ON-저항 증가에 의한 속도 저하 요인은 없다고 할 수 있다. 5V의 절연파괴 시간을 측정한느 TDDB 테스트 결과 1.1$\times$103 year로 기대수치인 수십 년보다 높아 제안된 안티퓨즈의 신뢰성을 확보 할 수 있었다. 제안된 안티퓨즈의 이중 절연막의 두께는 250 이고 프로그래밍 전압은 9.0V이고, 약 65$\Omega$의 on 저항을 얻을수 있었다.보았다.다.다양한 기능을 가진 신소재 제조에 있다. 또한 경제적인 측면에서도 고부가 가치의 제품 개발에 따른 새로운 수요 창출과 수익률 향상, 기존의 기능성 안료를 나노(nano)화하여 나노 입자를 제조, 기존의 기능성 안료에 대한 비용 절감 효과등을 유도 할 수 있다. 역시 기술적인 측면에서도 특수소재 개발에 있어 최적의 나노 입자 제어기술 개발 및 나노입자를 기능성 소재로 사용하여 새로운 제품의 제조와 고압 기상 분사기술의 최적화에 의한 기능성 나노 입자 제조 기술을 확립하고 2차 오염 발생원인 유기계 항균제를 무기계 항균제로 대체할 수 있다. 이와 더불

  • PDF

Performance Comparison of Vertical DMOSFETs in Ga2O3 and 4H-SiC (Ga2O3와 4H-SiC Vertical DMOSFET 성능 비교)

  • Chung, Eui Suk;Kim, Young Jae;Koo, Sang-Mo
    • Journal of IKEEE
    • /
    • v.22 no.1
    • /
    • pp.180-184
    • /
    • 2018
  • Gallium oxide ($Ga_2O_3$) and silicon carbide (SiC) are the material with the wide band gap ($Ga_2O_3-4.8{\sim}4.9eV$, SiC-3.3 eV). These electronic properties allow high blocking voltage. In this work, we investigated the characteristic of $Ga_2O_3$ and 4H-SiC vertical depletion-mode metal-oxide-semiconductor field-effect transistors. We demonstrated that the blocking voltage and on-resistance of vertical DMOSFET is dependent with structure. The structure of $Ga_2O_3$ and 4H-SiC vertical DMOSFET was designed by using a 2-dimensional device simulation (ATLAS, Silvaco Inc.). As a result, 4H-SiC and $Ga_2O_3$ vertical DMOSFET have similar blocking voltage ($Ga_2O_3-1380V$, SiC-1420 V) and then when gate voltage is low, $Ga_2O_3-DMOSFET$ has lower on-resistance than 4H-SiC-DMOSFET, however, when gate voltage is high, 4H-SiC-DMOSFET has lower on-resistance than $Ga_2O_3-DMOSFET$. Therefore, we concluded that the material of power device should be considered by the gate voltage.

Hydrogenated a-Si TFT Using Ferroelectrics (비정질실리콘 박막 트랜지스터)

  • Hur Chang-Wu
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.9 no.3
    • /
    • pp.576-581
    • /
    • 2005
  • In this paper. the a-Si:H TFT using ferroelectric of $SrTiO_3$ as a gate insulator is fabricated on glass. High k gate dielectric is required for on-current, threshold voltage and breakdown characteristics of TFT Dielectric characteristics of ferroelectric are superior to $SiO_2$ and $Si_3N_4$. Ferroelectric increases on-current and decreases threshold voltage of TFT and also ran improve breakdown characteristics.$SrTiO_4$ thin film is deposited by e-beam evaporation. Deposited films are annealed for 1 hour in N2 ambient at $150^{\circ}C\~600^{\circ}C$. Dielectric constant of ferroelectric is about 60-100 and breakdown field is about IMV/cm. In this paper, the TFT using ferroelectric consisted of double layer gate insulator to minimize the leakage current. a-SiN:H, a-Si:H (n-type a-Si:H) are deposited onto $SrTiO_3$ film to make MFNS(Metal/ferroelectric/a-SiN:H/a-Si:H) by PECVD. In this paper, TFR using ferroelectric has channel length of$8~20{\mu}m$ and channel width of $80~200{\mu}m$. And it shows that drain current is $3.4{\mu}A$at 20 gate voltage, $I_{on}/I_{off}$ is a ratio of $10^5\~10^8,\;and\;V_{th}$ is$4\~5\;volts$, respectively. In the case of TFT without having ferroelectric, it indicates that the drain current is $1.5{\mu}A$ at 20gate voltage and $V_{th}$ is $5\~6$ volts. If properties of the ferroelectric thin film are improved, the performance of TFT using this ferroelectric thin film can be advanced.

Fabrication or Si Diaphragm using Optimal Etching Condition of $N_2H_4-H_2O$ Solution ($N_2H_4-H_2O$ 용액의 최적 시작 조건을 이용한 Si diaphragm의 제작)

  • Ju, B.K.;Lee, Y.H.;Kim, H.G.;Oh, M.H.
    • Proceedings of the KIEE Conference
    • /
    • 1989.07a
    • /
    • pp.295-298
    • /
    • 1989
  • Using the anisotropic etching characteristics or $N_2H_4-H_2O$ solution, Si diaphragm was fabricated for the integrated sensor. The optimal composition and temperature of the solution in Si etching process was established to be 50mol% $N_2H_4$ in water at $105{\pm}2^{\circ}C$ for both higher etch rate(=$2.6{\mu}m/min$) and better surface quality of etched {100} planes. Under the optimal etching condition, the electrochemical etch stop technique was employed to form Si diaphragm for pressure sensor and diaphragm thickness was exactly controlled to $20{\pm}2{\mu}m$.

  • PDF

Study on Characteristics of 4H-SiC MOS Device with PECVD SiON Insulator (PECVD SiON 절연막을 이용한 4H-SiC MOS 소자 특성 연구)

  • Kim, Hyun-Seop;Lee, Jae-Gil;Lim, Jongtae;Cha, Ho-Young
    • Journal of IKEEE
    • /
    • v.22 no.3
    • /
    • pp.706-711
    • /
    • 2018
  • In this work, we have investigated the characteristics of 4H-SiC metal-oxide-semiconductor (MOS) devices with silicon oxynitride (SiON) insulator using plasma enhanced chemical vapor deposition (PECVD). After post metallization annealing, the trap densities of the fabricated devices decreased significantly. In particular, the device annealed at $500^{\circ}C$ in forming gas ambient exhibited excellent MOS characteristics along with negligible hysteresis, which proved the potential of PECVD SiON as an alternative gate insulator for use in 4H-SiC MOS device.

Interface Passivation Properties of Crystalline Silicon Wafer Using Hydrogenated Amorphous Silicon Thin Film by Hot-Wire CVD (열선 CVD법으로 증착된 비정질 실리콘 박막과 결정질 실리콘 기판 계면의 passivation 특성 분석)

  • Kim, Chan-Seok;Jeong, Dae-Young;Song, Jun-Yong;Park, Sang-Hyun;Cho, Jun-Sik;Yoon, Kyoung-Hoon;Song, Jin-Soo;Kim, Dong-Hwan;Yi, Jun-Sin;Lee, Jeong-Chul
    • 한국신재생에너지학회:학술대회논문집
    • /
    • 2009.06a
    • /
    • pp.172-175
    • /
    • 2009
  • n-type crystalline silicon wafers were passivated with intrinsic a-Si:H thin films on both sides using HWCVD. Minority carrier lifetime measurement was used to verify interface passivation properties between a-Si:H thin film and crystalline Si wafer. Thin film interface characteristics were investigated depending on $H_2/SiH_4$ ratio and hot wire deposition temperature. Vacuum annealing were processed after deposition a-Si:H thin films on both sides to investigate thermal effects from post process steps. We noticed the effect of interface passivation properties according to $H_2/SiH_4$ ratio and hot wire deposition temperature, and we had maximum point of minority carrier lifetime at H2/SiH4 10 ratio and $1600^{\circ}C$ wire temperature.

  • PDF

Junction termination technology for 4H-SiC devices (Junction termination 기법에 따른 4H-SiC 소자의 항복전압 특성 분석)

  • Kim, H.Y.;Bahng, W.;Song, G.H.;Kim, N.K.;Kim, E.D.
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2003.07a
    • /
    • pp.286-289
    • /
    • 2003
  • In the case of high voltage devices, junction termination plays an important role in determining the breakdown voltage of the device. The mesa junction termination has been demonstrated to yield nearly ideal breakdown voltage for 6H-SiC p-n junctions. However, such an approach may not be attractive because of the nonplanar surface, which is difficult to passivate. Moreover, In case of 4H-SiC, ideal breakdown voltage could not be achieved using mesa junction termination. For 4H-SiC planar junction termination technique is more useful one rather than mesa junction termination. In this paper, breakdown characteristics of the 4H-SiC device with planar junction termination, such as FLR(Field Limiting Ring), FP(Field Plate) and JTE(Junction Termination Extension), is presented. In the case of the FLR, breakdown voltage of 1800V is obtained. And breakdown voltage of 1000V and 1150V is also obtained for the case of FP and JTE case, respectively.

  • PDF

Structural and optical properties of Si nanowires grown by Au-Si island-catalyzed chemical vapor deposition (Au-Si 나노점을 촉매로 성장한 Si 나노선의 구조 및 광학적 특성 연구)

  • Lee, Y.H.;Kwak, D.W.;Yang, W.C.;Cho, H.Y.
    • Journal of the Korean Vacuum Society
    • /
    • v.17 no.1
    • /
    • pp.51-57
    • /
    • 2008
  • we have demonstrated structural evolution and optical properties of Si-nanowires (NWs) synthesized on Si (111) substrates with nanoscale Au-Si islands by rapid thermal chemical vapor deposition (RTCVD). The Au-Si nano-islands (10-50nm in diameter) were employed as a liquid-droplet catalysis to grow Si-NWs via vapor-liquid-solid mechanism. The Si-NWs were grown by a mixture gas of SiH4 and H2 at a pressure of 1.0 Torr and temperatures of $500{\sim}600^{\circ}C$. Scanning electron microscopy measurements showed that the Si-NWs are uniformly sized and vertically well-aligned along <111> direction on Si (111) surfaces. The resulting NWs are ${\sim}60nm$ in average diameter and ${\sim}5um$ in average length. High resolution transmission microscopy measurements indicated that the NWs are single crystals covered with amorphous SiOx layers of ${\sim}3nm$ thickness. In addition, the optical properties of the NWs were investigated by micro-Raman spectroscopy. The downshift and asymmetric broadening of the Si main optical phonon peak were observed in Raman spectra of Si-NWs, which indicates a minute stress effects on Raman spectra due to a slight lattice distortion led by lattice expansion of Si-NW structures.

Fabrication and Characteristics of PIN Type Amorphous Silicon Solar Cell (PIN形 非晶質 硅素 太陽電池의 製作 및 特性)

  • Park, Chang-Bae;Oh, Sang-Kwang;Ma, Dae-Yeong;Kim, Ki-Wan
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.26 no.6
    • /
    • pp.30-37
    • /
    • 1989
  • The PIN type a-SiC:H/a-Si:H heterojunction solar cells were fabricated by using the rf glow discharge decomposition of $SiH_4$ mixed with $CH_4,B_2,H_6\;and\;PH_3.$ The efficiency of the solar cell of the $SnO_2/ITO$ was higher than that of ITO transparent oxide layer by 1.5%. The P layer was prepared with the thickness of $100{\AA}$ and $CH_4/SiH_4$ ration of 5. The I layer has been deposited on the P layer and it is not pure intrinsic but near N type. So $SiH_4$ mixed with $B_2H_6$ of 0.3ppm was used to change this N type nature to intrinsic having the thickness of 5000${\AA}$. And consecutively, the N layer was deposited with t ethickness of $400{\AA}$ using $SiH_4/PH_3$ mixtures. The solar cell demonstrated 0.94V of $V_{oc'}$ 14.6mA/cm of $J_{sc}$ and 58.2% of FF, resulting the efficiency of 8.0%. To minimize loss by the reflection of light, $MgF_2$ layer was coated on the lgass and the efficiency was improved by 0.5%. Therefore, the solar cell indicated overall efficiency of 8.5%.

  • PDF

Process and Performance Analysis of a-Si:H/c-Si Hetero-junction Solar Sells Prepared by Low Temperature Processes (저온 공정에 의한 a-Si:H/c-Si 이종접합 태양전지 제조 및 동작특성 분석)

  • Lim, Chung-Hyun;Lee, Jeong-Chul;Jeon, Sang-Won;Kim, Sang-Kyun;Kim, Seok-Ki;Kim, Dong-Seop;Yang-Sumi;Kang-Hee-Bok;Lee, Bo-young;Song-Jinsoo;Yoon-Kyung-Hoon
    • 한국신재생에너지학회:학술대회논문집
    • /
    • 2005.06a
    • /
    • pp.196-200
    • /
    • 2005
  • In this work, we investigated simple Aㅣ/TCO/a-Si:H(n)/c-Si(p)/Al hetero-junction solar cells prepared by low temperature processes, unlike conventional thermal diffused c-Si solar cells. a-Si:H/c-Si hetero-junction solar cells are processed by low temperature deposition of n-type hydrogenated amorphous silicon (a-Si:H) films by plasma-enhanced chemical vapor deposition on textured and flat p-type silicon substrate. A detailed investigation was carried out to acquire optimization and compatibility of amorphous layer, TCO (ZnO:Al) layer depositions by changing the plasma process parameters. As front TCO and back contact, ZnO:Al and AI were deposited by rf magnetron sputtering and e-beam evaporation, respectively. The photovoltaic conversion efficiency under AMI.5 and the quantum efficiency on $1cm^2$ sample have been reported. An efficiency of $12.5\%$ is achieved on hetero-structure solar cells based on p-type crystalline silicon.

  • PDF