• 제목/요약/키워드: R&D Control Gate

검색결과 40건 처리시간 0.025초

IGBT소자 직렬연결 구동 연구 (A Study on Active Voltage Control of Series Connected IGBTs)

  • 홍순욱;양항준;김준모;이학성;장병훈;오관일
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1998년도 하계학술대회 논문집 F
    • /
    • pp.1966-1968
    • /
    • 1998
  • This paper describes a gate drive circuit for series connected IGBTs in high voltage applications. The proposed control criterion of the gate circuit is to actively limit the voltages during switching transients, while minimizing switching transient and losses. In order to achieve the control criterion, an analog closed loop control scheme is adopted. The performance of gate drive circuit is examined experimentally by the series connection of three IGBTs with conventional snubber circuits. The experimental results show the voltage balancing by an active control under wide variation in loads and imbalance conditions.

  • PDF

시퀀스 명령 고속처리 회로의 gate array (Gate array(custom IC) of high speed processing circuit for sequence instruction)

  • 유지훈;양오;신영민;안재봉;이종두
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 1988년도 한국자동제어학술회의논문집(국내학술편); 한국전력공사연수원, 서울; 21-22 Oct. 1988
    • /
    • pp.414-417
    • /
    • 1988
  • Recently PLC pursues faster scanning time, circuit confidence, reliability improvement, and smaller size. To obtain above all merit, custom IC(Gate Array) is developed. Custom IC includes 5 main blocks and 2 auxiliary blocks. The 5 main blocks process faster sequential instruction execution by only logic gate using hexa instruction code system. And the 2 auxiliary blocks generate baud rate clock (153.6 KHz, 76.8KHz) to communicate between PLC and computer or programmers.

  • PDF

Low Voltage Program/Erase Characteristics of Si Nanocrystal Memory with Damascene Gate FinFET on Bulk Si Wafer

  • Choe, Jeong-Dong;Yeo, Kyoung-Hwan;Ahn, Young-Joon;Lee, Jong-Jin;Lee, Se-Hoon;Choi, Byung-Yong;Sung, Suk-Kang;Cho, Eun-Suk;Lee, Choong-Ho;Kim, Dong-Won;Chung, Il-Sub;Park, Dong-Gun;Ryu, Byung-Il
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제6권2호
    • /
    • pp.68-73
    • /
    • 2006
  • We propose a damascene gate FinFET with Si nanocrystals implemented on bulk silicon wafer for low voltage flash memory device. The use of optimized SRON (Silicon-Rich Oxynitride) process allows a high degree of control of the Si excess in the oxide. The FinFET with Si nanocrystals shows high program/erase (P/E) speed, large $V_{TH}$ shifts over 2.5V at 12V/$10{\mu}s$ for program and -12V/1ms for erase, good retention time, and acceptable endurance characteristics. Si nanocrystal memory with damascene gate FinFET is a solution of gate stack and voltage scaling for future generations of flash memory device. Index Terms-FinFET, Si-nanocrystal, SRON(Si-Rich Oxynitride), flash memory device.

Gate 및 Drain 바이어스 제어를 이용한 3-way Doherty 전력증폭기와 성능개선 (Performance Enhancement of 3-way Doherty Power Amplifier using Gate and Drain bias control)

  • 이광호;이석희;방성일
    • 대한전자공학회논문지TC
    • /
    • 제48권1호
    • /
    • pp.77-83
    • /
    • 2011
  • 본 논문에서는 차세대 무선통신 중계기 및 기지국용 50W급 Doherty 전력증폭기를 설계 및 제작하였다. Doherty 전력증폭기의 보조증폭기를 구현하기 위하여 Gate 바이어스 조절회로를 사용하였다. Gate 바이어스 조절회로는 보조증폭기를 구현할 수 있으나 Doherty 전력증폭기의 출력특성을 개선하기에는 제한된 특성을 가졌다. 이를 해결하고자 Drain 바이어스 조절회로를 첨가였다. 그리고 Doherty 전력증폭기의 효율을 개선하고자 일반적인 2-way 구조가 아닌 3-way 구조를 적용하여 3-way GDCD(Gate and Drain Control Doherty) 전력증폭기를 구현하였다. 비유전율(${\varepsilon}r$) 4.6, 유전체 높이(H) 30 Mill, 동판두께(T) 2.68 Mill(2 oz)인 FR4 유전체를 사용하여 마이크로스트립 선로와 칩 캐패시터로 정합회로를 구성하였다. 실험결과 3GPP 동작 주파수 대역인 2.11GHz ~ 2.17GHz에서 이득이 57.03 dB이고, PEP 출력이 50.30 dBm, W-CDMA 평균전력 47.01 dBm, 5MHz offset 주파수대역에서 -40.45 dBc의 ACLR로써 증폭기의 사양을 만족하였다. 특히 3-way GDCD 전력증폭기인 일반전력증폭기에 비해 동일 ACLR에 대하여 우수한 효율 개선성능을 보였다.

온-저항 특성 향상을 위한 게이트 패드 구조에 관한 연구 (Characteristic of On-resistance Improvement with Gate Pad Structure)

  • 강예환;유원영;김우택;박태수;정은식;양창헌
    • 한국전기전자재료학회논문지
    • /
    • 제28권4호
    • /
    • pp.218-221
    • /
    • 2015
  • Power MOSFETs (metal oxide semiconductor field effect transistor) operate as energy control semiconductor switches. In order to reduce energy loss of the device during switch-on state, it is essential to increase its conductance. In this study we have investigated a structure to reduce the on-resistance characteristics of the MOSFET. We have a proposed MOSFET structure of active cells region buried under the gate pad. The measurement are carried out with a EDS to analyze electrical characteristics, and the proposed MOSFET are compared with the conventional MOSFET. The result of proposed MOSFET was 1.68[${\Omega}$], showing 10% improvement compared to the conventional MOSFET at 700[V].

Gate Array에 의한 Thermal Printer Head Controller의 개발 (Development of Thermal Printer Head Controller using Gate Array)

  • 박찬원;최규석;안광희
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1995년도 하계학술대회 논문집 B
    • /
    • pp.919-921
    • /
    • 1995
  • In this paper, development of Thermal Printer Head(TPH) controller by using gate array having high reliability and good performance is proposed. Over the 3000 gates are performed to control print image data signals and relative peripheral hardwares. The proposed gate array has TPH control circuit, print control and step motor drive, and print image data control, decoder output control parts. This TPH controller will be a good application to FAX or label printer and barcode printers.

  • PDF

산업용 ROBOT와 공작기계를 위한 AC SERVO MOTOR 제어기 개발 (DEVELOPMENT OF AC SERVO MOTOR CONTROLLER FOR INDUSTRIAL ROBOT AND CNC MACHINE SYSTEM)

  • 임상권;이진원;문용기;전동렬;진상현;오인환;김동일;김성권
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1992년도 하계학술대회 논문집 B
    • /
    • pp.1211-1214
    • /
    • 1992
  • 본 논문에서 제안한 Fara DS Series의 AC SERVO (DC BRUSHLESS) MOTOR 제어기는 ROBOT, CNC, 각종 공작기계및 FA기기에서 MOTOR를 구동 원으로 사용하는데 사용되는 제품이다. AC SERVO MOTOR DRIVE의 Inverter에 IGBT(Insulated Gate Bipoler Transistor)를 사용하여 Switching 주파수를 높임으로써 Motor를 가변속 제어할때 발생하는 소음 및 진동을 극소화 하였다. 또한 일반적으로 Motor 속도제어를 급감속으로 제어할때 Servo Motor의 비선형 특성으로 인한 전류위상을 보상하여 모든 동작구간에서 최적의 상태의 제어가 되도록 개발하였다. 그리고 다양한 User Option 기능을 내장하여 User가 원하는 제어대상에 효과적으로 적용할 수 있도록 하였다. 아울러 MOTOR 제어기에 내장 된 다수의 보호기능을 통해서 Motor운전중 발생하는 이상상태에 대해 제어기를 보호할 수 있도록 하였다. 제안한 제어기는 부하변동, 전압변동, 온습도변동에 대해 속도변동율을 최소화 함으로써 ROBOT, CNC등 FA분야에서 폭넓게 이용할수 있다.

  • PDF

Gate-to-Drain Capacitance Dependent Model for Noise Performance Evaluation of InAlAs/InGaAs Double-gate HEMT

  • Bhattacharya, Monika;Jogi, Jyotika;Gupta, R.S.;Gupta, Mridula
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제13권4호
    • /
    • pp.331-341
    • /
    • 2013
  • In the present work, the effect of the gate-to-drain capacitance ($C_{gd}$) on the noise performance of a symmetric tied-gate $In_{0.52}Al_{0.48}As/In_{0.53}Ga_{0.47}As$ double-gate HEMT is studied using an accurate charge control based approach. An analytical expression for the gate-to-drain capacitance is obtained. In terms of the intrinsic noise sources and the admittance parameters ($Y_{11}$ and $Y_{21}$ which are obtained incorporating the effect of $C_{gd}$), the various noise performance parameters including the Minimum noise figure and the Minimum Noise Temperature are evaluated. The inclusion of gate-to-drain capacitance is observed to cause significant reduction in the Minimum Noise figure and Minimum Noise Temperature especially at low values of drain voltage, thereby, predicting better noise performance for the device.

파워테일게이트의 DC모터구동회로에 적용된 EMI 저감기법에 대한 연구 (Study of EMI Suppression Method Applied on DC Motor Driver of Power Tail Gate)

  • 김영식;윤용수;정훈;공준호;이상호
    • 한국자동차공학회논문집
    • /
    • 제16권1호
    • /
    • pp.1-7
    • /
    • 2008
  • This paper presents electromagnetic interference(EMI) suppression method applied on the direct current(DC) motor driver for power tail gate control. EMI noise is generated by the fast switching of power devices connected to electric loads. It has become a matter of concern because of the vast increase in the number and sophistication of electronic system in automotive environment. The proposed EMI reduction method is based on the principle of reducing the transient speed of power devices by changing the parameters of the driver circuit related to the power MOSFET. In this paper, power losses were calculated by loss equations and thermal simulation was used to evaluate the effect on printed circuit board. Based on these results, the DC motor driver was fabricated and tested. The proposed method can help to design a DC motor driver which allows it to obtain an acceptable compromise between power losses and EMI.

ELEVATOR 구동용 VECTOR 제어 인버터 (Vector Controlled Inverter for Elevator Drive)

  • 신현주;장성영;이선재;이상동
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1991년도 하계학술대회 논문집
    • /
    • pp.627-630
    • /
    • 1991
  • This study is about vector controlled inverter for high quality elevator drive that is to improve the settling accuracy of elevator car and passenger's comfort in commercial buildings. In this study, an instantaneous space vector control type inverter was used to reduce the torque ripple ant to improve the velocity follow-up. This method calculates Instantaneous actual output torque and flux of induction motor by voltage and current, then compares them with a reference values by a speed regulator. The outputs of comparators select a switching mode, for an optimal voltage vector. Also, this study used IGBT (Insulated Gate Bipolar-Transistor), a high speed switching element, to reduce sound noise level, and DSP (Digital Signal Processor) was used to improve the reliability of the control circuit by fully digitalization.

  • PDF