• Title/Summary/Keyword: Oxide thin film transistors

Search Result 313, Processing Time 0.027 seconds

Highly stable amorphous indium.gallium.zinc-oxide thin-film transistor using an etch-stopper and a via-hole structure

  • Mativenga, M.;Choi, J.W.;Hur, J.H.;Kim, H.J.;Jang, Jin
    • Journal of Information Display
    • /
    • v.12 no.1
    • /
    • pp.47-50
    • /
    • 2011
  • Highly stable amorphous indium.gallium.zinc-oxide (a-IGZO) thin-film transistors (TFTs) were fabricated with an etchstopper and via-hole structure. The TFTs exhibited 40 $cm^2$/V s field-effect mobility and a 0.21 V/dec gate voltage swing. Gate-bias stress induced a negligible threshold voltage shift (${\Delta}V_{th}$) at room temperature. The excellent stability is attribute to the via-hole and etch-stopper structure, in which, the source/drain metal contacts the active a-IGZO layer through two via holes (one on each side), resulting in minimized damage to the a-IGZO layer during the plasma etching of the source/drain metal. The comparison of the effects of the DC and AC stress on the performance of the TFTs at $60^{\circ}C$ showed that there was a smaller ${\Delta}V_{th}$ in the AC stress compared with the DC stress for the same effective stress time, indicating that the trappin of the carriers at the active layer-gate insulator interface was the dominant degradation mechanism.

Interface State Control of Amorphous InGaZnO Thin Film Transistor by Surface Treatment of Gate Insulator (게이트 절연막의 표면처리에 의한 비정질 인듐갈륨징크옥사이드 박막트랜지스터의 계면 상태 조절)

  • Kim, Bo-Sul;Kim, Do-Hyung;Lee, Sang-Yeol
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.9
    • /
    • pp.693-696
    • /
    • 2011
  • Recently, amorphous oxide semiconductors (AOSs) based thin-film transistors (TFTs) have received considerable attention for application in the next generation displays industry. The research trends of AOSs based TFTs investigation have focused on the high device performance. The electrical properties of the TFTs are influenced by trap density. In particular, the threshold voltage ($V_{th}$) and subthreshold swing (SS) essentially depend on the semiconductor/gate-insulator interface trap. In this article, we investigated the effects of Ar plasma-treated $SiO_2$ insulator on the interfacial property and the device performances of amorphous indium gallium zinc oxide (a-IGZO) TFTs. We report on the improvement in interfacial characteristics between a-IGZO channel layer and gate insulator depending on Ar power in plasma process, since the change of treatment power could result in different plasma damage on the interface.

Photocurrent Characteristics of Zinc-Oxide Films Prepared by Using Sputtering and Spin-Coating Methods

  • Park, Sungho;Kim, Byung Jun;Kang, Seong Jun;Cho, Nam-Kwang
    • Journal of the Korean Physical Society
    • /
    • v.73 no.9
    • /
    • pp.1351-1355
    • /
    • 2018
  • The photocurrent characteristics of zinc-oxide (ZnO) thin-film transistors (TFTs) prepared using radio-frequency sputtering and spin-coating methods were investigated. Various characterization methods were used to compare the physical and the chemical properties of the sputtered and the spin-coated ZnO films. X-ray photoelectron spectroscopy was used to investigate the chemical composition and state of the ZnO films. The transmittance and the optical band gap were measured by using UV-vis spectrometry. The crystal structures of the prepared ZnO films were examined by using an X-ray diffractometer, and the surfaces of the films were investigated by using scanning electron microscopy. ZnO TFTs were prepared using both sputter and solution processes, both of which showed photocurrent characteristics when illuminated by light. The sputtered ZnO TFTs had a photoresponsivity of 3.08 mA/W under illumination with 405-nm light while the solution-processed ZnO TFTs had a photoresponsivity of 5.56 mA/W. This study provides useful information for the development of optoelectronics based on ZnO.

Sensitive Characteristics of Hot Carriers by Bias Stress in Hydrogenated n-chnnel Poly-silicon TFT (수소 처리시킨 N-채널 다결정 실리콘 TFT에서 스트레스인가에 의한 핫캐리어의 감지 특성)

  • Lee, Jong-Kuk;Lee, Yong-Jae
    • Journal of Sensor Science and Technology
    • /
    • v.12 no.5
    • /
    • pp.218-224
    • /
    • 2003
  • The devices of n-channel poly silicon thin film transistors(TFTs) hydrogenated by plasma, $H_2$ and $H_2$/plasma processes are fabricated. The carriers sensitivity characteristics are analyzed with voltage bias stress at the gate oxide. The parametric sensitivity characteristics caused by electrical stress conditions in hydrogenated devices are investigated by measuring the drain current, threshold voltage($V_{th}$), subthreshold slope(S) and maximum transconductance($G_m$) values. As a analyzed results, the degradation characteristics in hydrogenated n-channel polysilicon thin film transistors are mainly caused by the enhancement of dangling bonds at the poly-Si/$SiO_2$ interface and the poly-Si grain boundary due to dissolution of Si-H bonds. The generation of traps in gate oxide are mainly dued to hot electrons injection into the gate oxide from the channel region.

Improvement in the bias stability of zinc oxide thin-film transistors using an $O_2$ plasma-treated silicon nitride insulator

  • Kim, Ung-Seon;Mun, Yeon-Geon;Gwon, Tae-Seok;Park, Jong-Wan
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.02a
    • /
    • pp.180-180
    • /
    • 2010
  • Thin film transistors (TFTs) based on oxide semiconductors have emerged as a promising technology, particularly for active-matrix TFT-based backplanes. Currently, an amorphous oxide semiconductor, such as InGaZnO, has been adopted as the channel layer due to its higher electron mobility. However, accurate and repeatable control of this complex material in mass production is not easy. Therefore, simpler polycrystalline materials, such as ZnO and $SnO_2$, remain possible candidates as the channel layer. Inparticular, ZnO-based TFTs have attracted considerable attention, because of their superior properties that include wide bandgap (3.37eV), transparency, and high field effect mobility when compared with conventional amorphous silicon and polycrystalline silicon TFTs. There are some technical challenges to overcome to achieve manufacturability of ZnO-based TFTs. One of the problems, the stability of ZnO-based TFTs, is as yet unsolved since ZnO-based TFTs usually contain defects in the ZnO channel layer and deep level defects in the channel/dielectric interface that cause problems in device operation. The quality of the interface between the channel and dielectric plays a crucial role in transistor performance, and several insulators have been reported that reduce the number of defects in the channel and the interfacial charge trap defects. Additionally, ZnO TFTs using a high quality interface fabricated by a two step atomic layer deposition (ALD) process showed improvement in device performance In this study, we report the fabrication of high performance ZnO TFTs with a $Si_3N_4$ gate insulator treated using plasma. The interface treatment using electron cyclotron resonance (ECR) $O_2$ plasma improves the interface quality by lowering the interface trap density. This process can be easily adapted for industrial applications because the device structure and fabrication process in this paper are compatible with those of a-Si TFTs.

  • PDF

Effect of Channel and Gate Structures on Electrical Characteristics of Oxide Thin-Film Transistors (Channel과 gate 구조에 따른 산화물 박막트랜지스터의 전기적 특성 연구)

  • Kong, Heesung;Cho, Kyoungah;Kim, Jaybum;Lim, Junhyung;Kim, Sangsig
    • Journal of IKEEE
    • /
    • v.26 no.3
    • /
    • pp.500-505
    • /
    • 2022
  • In this study, we designed oxide thin-film transistors (TFTs) with dual gate and tri layered split channels, and investigated the structural effect of the TFTs on the electrical characteristics. The dual gates played a key role in increasing the driving current, and the channel structure of tri layers and split form contributed to the increase in the carrier mobility. The tri layered channels consisting of the a-ITGZO and two ITO layers inserted between the gate dielectric and a-ITGZO led to the increase in the on-current by using ITO layers with high conductivity, and the split channels lowered series resistance of the channels. Compared with the mobility (15 cm2/V·s) of the single gate a-ITGZO TFT, the mobility (134 cm2/V·s) of the dual gate tri-layer split channel TFT was remarkably enhanced by the structural effect.

Effect of Annealing Time on Electrical Performance of SiZnSnO Thin Film Transistor Fabricated by RF Magnetron Sputtering

  • Ko, Kyung Min;Lee, Sang Yeol
    • Transactions on Electrical and Electronic Materials
    • /
    • v.16 no.2
    • /
    • pp.99-102
    • /
    • 2015
  • Thin film transistors (TFTs) with amorphous 2 wt% silicon-doped zinc tin oxide (a-2SZTO) channel layer were fabricated using an RF magnetron sputtering system, and the effect of post-annealing treatment time on the structural and electrical properties of a-2SZTO systems was investigated. It is well known that Si can effectively reduce the generation of oxygen vacancies. However, it is interesting to note that prolonged annealing could have a bad effect on the roughness of a-2SZTO systems, since the roughness of a-2SZTO thin films increases in proportion to the thermal annealing treatment time. Thermal annealing can control the electrical characteristics of amorphous oxide semiconductor (AOS) TFTs. It was observed herein that prolonged annealing treatment can cause bumpy roughness, which led to increase of the contact resistance between the electrode and channel. Thus, it was confirmed that deterioration of the electrical characteristics could occur due to prolonged annealing. The longer annealing time also decreased the field effect mobility. The a-2SZTO TFTs annealed at 500℃ for 2 hours displayed the mobility of 2.17 cm2/Vs. As the electrical characteristics of a-2SZTO annealed at a fixed temperature for long periods were deteriorated, careful optimization of the annealing conditions for a-2SZTO, in terms of time, should be carried out to achieve better performance.

Variation of electrical properties in solution processed SiInZnO thin film transistors (용액공정을 이용하여 제작된 SiInZnO 박막 트랜지스터의 전기적 특성 변화)

  • Park, Ki-Ho;Choi, Jun-Young;Chun, Yoon-Soo;Ju, Byeong-Kwon;Lee, Sang-Yeol
    • Proceedings of the KIEE Conference
    • /
    • 2011.07a
    • /
    • pp.1453-1454
    • /
    • 2011
  • We have investigated the effect of silicon contents (0~0.4 molar ratios) on the performance of solution processed silicon-indium-zinc oxide (SIZO) thin-film transistors (TFTs). Despites its solution processed channel layer, low annealed temperature below $200^{\circ}C$ in air has been used for SIZO-TFTs. The $V_{th}$ is shifted from -4.04 to 5.15 V as increasing Si ratio in the SIZO-TFTs. The positive shift of $V_{th}$ as increasing Si contents in SIZO system indicates that Si suppresses the carrier generation in the active channel layer since $V_{th}$ is defined as the voltage required accumulating sufficient charge carriers to form a conductive channel path.

  • PDF

Effects of Ga Composition Ratio and Annealing Temperature on the Electrical Characteristics of Solution-processed IGZO Thin-film Transistors

  • Lee, Dong-Hee;Park, Sung-Min;Kim, Dae-Kuk;Lim, Yoo-Sung;Yi, Moonsuk
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.14 no.2
    • /
    • pp.163-168
    • /
    • 2014
  • Bottom gate thin-film transistors were fabricated using solution processed IGZO channel layers with various gallium composition ratios that were annealed on a hot plate. Increasing the gallium ratio from 0.1 to 0.6 induced a threshold voltage shift in the electrical characteristics, whereas the molar ratio of In:Zn was fixed to 1:1. Among the devices, the IGZO-TFTs with gallium ratios of 0.4 and 0.5 exhibited suitable switching characteristics with low off-current and low SS values. The IGZO-TFTs prepared from IGZO films with a gallium ratio of 0.4 showed a mobility, on/off current ratio, threshold voltage, and subthreshold swing value of $0.1135cm^2/V{\cdot}s$, ${\sim}10^6$, 0.8 V, and 0.69 V/dec, respectively. IGZO-TFTs annealed at $300^{\circ}C$, $350^{\circ}C$, and $400^{\circ}C$ were also fabricated. Annealing at lower temperatures induced a positive shift in the threshold voltage and produced inferior electrical properties.

Hybrid Insulator Organic Thin Film Transistors With Improved Mobility Characteristics

  • Park, Chang-Bum;Jin, Sung-Hun;Park, Byung-Gook;Lee, Jong-Duk
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2005.07b
    • /
    • pp.1291-1293
    • /
    • 2005
  • Hybrid insulator pentacene thin film transistors (TFTs) were fabricated with thermally grown oxide and cross-linked polyvinylalcohol (PVA) including surface treatment by dilute ploymethylmethacrylate (PMMA) layers on $n^+$ doped silicon wafer. Through the optimization of $SiO_2$ layer thickness in hybrid insulator structure, carrier mobility was increased to above 35 times than that of the TFT only with the gate insulator of $SiO_2$ at the same transverse electric field. The carrier mobility of 1.80 $cm^2$/V-s, subthreshold swing of 1.81 V/decade, and $I_{on}$/ $I_{off}$ current ratio > 1.10 × $10^5$ were obtained at low bias (less than -30 V) condition. The result is one of the best reported performances of pentacne TFTs with hybrid insulator including cross-linked PVA material at low voltage operation.

  • PDF