• Title/Summary/Keyword: Operational Amplifier

Search Result 229, Processing Time 0.024 seconds

A Design of 1V Delta-Sigma Modulator (델타-시그마 변조기의 1V 설계)

  • 김정민;임신일;최종찬
    • Proceedings of the IEEK Conference
    • /
    • 2002.06e
    • /
    • pp.87-90
    • /
    • 2002
  • This paper describes design technique of switched-capacitor 1V delta-sigma modulator. To solve the incomplete switching operation at low voltage, bootstrapping technique is used. For PMOS input pair of 1V operational amplifier, simple common mode level down technique is used. Designed 2nd order single loop modulator has an oversampling ratio of 64 and obtains a peak SNR of 71dB, a dynamic range of 73 dB with the power consumption of 350uW at 1V power supply.

  • PDF

Construction of Low Noise Electrochemical Quartz Crystal Microbalance

  • Hwang, Ui Jin;Im, Yeong Ran
    • Bulletin of the Korean Chemical Society
    • /
    • v.17 no.1
    • /
    • pp.39-42
    • /
    • 1996
  • A new oscillator for electrochemical quartz crystal microbalance (EQCM) was developed by using an operational amplifier without any LC component. The home-made EQCM using this oscillator showed only 0.02 Hz frequency noise at 0.3 s gate time when a 6 MHz AT-cut crystal was used. Pb underpotential deposition on gold substrate in nitric acid media was examined to demonstrate the performance of this EQCM. The derivative of frequency change could be obtained without averaging multiple scans.

Derivative Thermometric Titrations Employing Operational Amplifier Instrumentation (연산증폭기를 사용한 미분법 열적정장치)

  • Czae, Myung-Zoon;Pyun, Chong-Hong;Kim, Sang-Ok
    • Journal of the Korean Chemical Society
    • /
    • v.14 no.4
    • /
    • pp.341-345
    • /
    • 1970
  • An improved derivative thermometric titration apparatus designed around operational amplifiers is described which is capable of monitoring the small temperature change and of computing the derivatives for accentuation of the titration end point that is difficult to locate by extrapolation methods. The instrument is constructed of four commercial operational amplifiers. A use of dummy cell provides the subtraction means for compensation of the initial temperature and random temperature fluctuations with a resultant gain in signal-to-noise ratio. The successive differentiation action of the computer has been nearly "perfect," so that the two breaks (blank or starting and end point of the titration curve can be located with the precision of 0.2% by observing two peak points on the second derivative curve. Arrangements useful in obtaining such a good derivative response that is exactly proportional to the input signal are discussed. Plots of the enthalphogram and its derivatives are presented, with the results of several titrations used to evaluate the performance of the apparatus.

  • PDF

A study on advanced PV operation algorithm to improve the PV Power-Hardware-In-Loop Simulator (PV PHIL-시뮬레이터의 성능 개선을 위한 최적의 운영제어 알고리즘 연구)

  • Kim, Dae-Jin;Kim, Byungki;Ko, Hee-Sang;Jang, Moon-Seok;Ryu, Kyung-Sang
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.18 no.9
    • /
    • pp.444-453
    • /
    • 2017
  • This paper proposes an operational algorithm for a Photovoltaic Power-Hardware-In-Loop Simulator that is designed to improve the control algorithm and reliability of the PV Inverter. There was an instability problem in the PV PHILS with the conventional algorithm when it was connected tothe PV inverter. Initially, a real-time based computing unit with mathematical modeling of the PV array is implemented and a DC amplifier and an isolated device for DC power measurement are integrated. Several experiments were performed based on theabove concept undercertain conditions, which showed that the proposed algorithm is more effective for the PV characteristic test and grid evaluation test than the conventional method.

FImplementation of RF Controller based on Digital System for TRS Repeater (TRS 중계기용 디지털기반 RF 제어 시스템의 구현)

  • Seo, Young-Ho
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.7
    • /
    • pp.1289-1295
    • /
    • 2007
  • In this paper, we implemented high-performance concurrent control system which manages whole RF systems with digital type and communicates with remote station on both wire and wireless networking. It consists of FPGA (Field Programmable Gate Array) part which controls forward/reverse LPA (Linear Power Amplifier), forward/reverse LNA (Low Noise Amplifier), channel cut wire/wireless TCP/IP, etc, master microprocessor (AVR), which manages the whole control system, Slave microprocessor which communicates SA (Spectrum Analyzer) and observes frequency spectrum of each channel with the resolution of 5KHz, 10 channel card microprocessor which independently observes each channel card and sets frequency synthesizer in channel cut and other peripherals and logics. The whole system is divided to two parts of H/W (hardware) and S/W (software) considering operational efficiency and concurrency, and implementation and cost. H/W consists of FPGA and microprocessor. We expected the optimized operation through H/W and SW co-design and hybrid H/W architecture.

Design of 0.5V Electro-cardiography (전원전압 0.5V에서 동작하는 심전도계)

  • Sung, Min-Hyuk;Kim, Jea-Duck;Choi, Seong-Yeol;Kim, Yeong-Seuk
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.20 no.7
    • /
    • pp.1303-1310
    • /
    • 2016
  • In this paper, electrocardiogram (ECG) analog front end with supply voltage of 0.5V has been designed and verified by measurements of fabricated chip. ECG is composed of instrument amplifier, 6th order gm-C low pass filter and variable gain amplifier. The instrument amplifier is designed to have gain of 34.8dB and the 6th order gm-C low pass filter is designed to obtain the cutoff frequency of 400Hz. The operational transconductance amplifier of the low pass filter utilizes body-driven differential input stage for low voltage operation. The variable gain amplifier is designed to have gain of 6.1~26.4dB. The electrocardiogram analog front end are fabricated in TSMC $0.18{\mu}m$ CMOS process with chip size of $858{\mu}m{\times}580{\mu}m$. Measurements of the fabricated chip is done not to saturate the gain of ECG by changing the external resistor and measured gain of 28.7dB and cutoff frequency of 0.5 - 630Hz are obtained using the supply voltage of 0.5V.

A Design of Bandpass Filter for Body Composition Analyzer (체성분 측정기용 대역통과 필터 설계)

  • Bae, Sung-Hoon;Cho, Sang-Ik;Lim, Shin-Il;Moon, Byoung-Sam
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.42 no.5 s.305
    • /
    • pp.43-50
    • /
    • 2005
  • This paper describes some IC(integrated circuits) design and implementation techniques of low power multi-band Gm-C bandpass filter for body composition analyzer. Proposed BPF(bandpass filter) can be selected from three bands(20 KHz, 50 KHz, 100 KHz) by control signal. To minimize die area, a simple center frequency tuning scheme is used. And to reduce power consumption, operational transconductance amplifier operated in the sub-threshold region is adopted. The proposed BPF is implemented with 0.35 um 2-poly 3-metal standard CMOS technology Chip area is $626.42um\;{\times}\;475.8um$ and power consumption is 700 nW@100 KHz.

A Simulation-Based Analog Cell Synthesis with Improved Simulation Efficiency (시뮬레이션 효율을 향상시킨 시뮬레이션 기반의 아날로그 셀 합성)

  • 송병근;곽규달
    • Journal of the Korean Institute of Telematics and Electronics C
    • /
    • v.36C no.10
    • /
    • pp.8-16
    • /
    • 1999
  • This paper presents a new simulation-based analog cell synthesis approach with improved simulation efficiency For the hierarchical synthesis of analog cells we developed the sub-circuit optimizers such as current mirror and differential input stage. Each sub-circuit optimizer can be used for synthesis of analog cells such as OTA(operational transconductance amplifier), 2-stage OP-AMP and comparator. To reduce the time spending of the simulation-based synthesis we propose 2-stage searching scheme and simulation data reusing scheme. With those schemes the synthesis time spending of OTA was reduced from 301.05sec to 56.52sec by 81.12%. Since our synthesis system doesn't need other additional physical parameters except SPICE parameters, and is independent of the process and its model level, the time spending to port to other process is minimized. We synthesized OTA and 2-stage OP-AMP respectively with our approach to show its usefulness.

  • PDF

A Constant-gm Global Rail-to-Rail Operational Amplifier with Linear Relationship of Currents (전영역에서 선형 전류 관계를 갖는 일정 트랜스컨덕턴스 연산 증폭기의 설계)

  • Jang, Il-Gwon;Gwak, Gye-Dal;Park, Jang-U
    • Journal of the Institute of Electronics Engineers of Korea SC
    • /
    • v.37 no.2
    • /
    • pp.29-36
    • /
    • 2000
  • The principle and design of two-stage CMOS operational amplifier with rail-to-rail input and class-AB output stage is presented. The rail-to-rail input stage shows almost constant transconductance independent of the common mode input voltage range in global transistor operation region. This new technique does not make use of accurate current-voltage relationship of MOS transistors. Hence it was achieved by using simple linear relationship of currents. The simulated transconductance variation using SPICE is less the 4.3%. The proposed global two-stage opamp can operate both in strong inversion and in weak inversion. Class AB output stage proposed also has a full output voltage swing and a well-defined quiescent current that does not depend on power supply voltage. Since feedback class- AB control is used, it is expected that this output stage can be operating in extremely low voltage. The variation of DC-gain and unity-gain frequency is each 4.2% and 12%, respectively.

  • PDF

High Frame Rate CMOS Image Sensor with Column-wise Cyclic ADC (컬럼 레벨 싸이클릭 아날로그-디지털 변환기를 사용한 고속 프레임 레이트 씨모스 이미지 센서)

  • Lim, Seung-Hyun;Cheon, Ji-Min;Lee, Dong-Myung;Chae, Young-Cheol;Chang, Eun-Soo;Han, Gun-Hee
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.47 no.1
    • /
    • pp.52-59
    • /
    • 2010
  • This paper proposes a high-resolution and high-frame rate CMOS image sensor with column-wise cyclic ADC. The proposed ADC uses the sharing techniques of OTAs and capacitors for low-power consumption and small silicon area. The proposed ADC was verified implementing the prototype chip as QVGA image sensor. The measured maximum frame rate is 120 fps, and the power consumption is 130 mW. The power supply is 3.3 V, and the die size is $4.8\;mm\;{\times}\;3.5\;mm$. The prototype chip was fabricated in a 2-poly 3-metal $0.35-{\mu}m$ CMOS process.