• 제목/요약/키워드: Memory Thin-Film Transistor

검색결과 52건 처리시간 0.026초

Organic-Inorganic Nanohybrid Structure for Flexible Nonvolatile Memory Thin-Film Transistor

  • 윤관혁;;성명모
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2011년도 제40회 동계학술대회 초록집
    • /
    • pp.118-118
    • /
    • 2011
  • The Nano-Floating Gate Memory(NFGM) devices with ZnO:Cu thin film embedded in Al2O3 and AlOx-SAOL were fabricated and the electrical characteristics were evaluated. To further improve the scaling and to increase the program/erase speed, the high-k dielectric with a large barrier height such as Al2O3 can also act alternatively as a blocking layer for high-speed flash memory device application. The Al2O3 layer and AlOx-SAOL were deposited by MLD system and ZnO:Cu films were deposited by ALD system. The tunneling layer which is consisted of AlOx-SAOL were sequentially deposited at $100^{\circ}C$. The floating gate is consisted of ZnO films, which are doped with copper. The floating gate of ZnO:Cu films was used for charge trap. The same as tunneling layer, floating gate were sequentially deposited at $100^{\circ}C$. By using ALD process, we could control the proportion of Cu doping in charge trap layer and observe the memory characteristic of Cu doping ratio. Also, we could control and observe the memory property which is followed by tunneling layer thickness. The thickness of ZnO:Cu films was measured by Transmission Electron Microscopy. XPS analysis was performed to determine the composition of the ZnO:Cu film deposited by ALD process. A significant threshold voltage shift of fabricated floating gate memory devices was obtained due to the charging effects of ZnO:Cu films and the memory windows was about 13V. The feasibility of ZnO:Cu films deposited between Al2O3 and AlOx-SAOL for NFGM device application was also showed. We applied our ZnO:Cu memory to thin film transistor and evaluate the electrical property. The structure of our memory thin film transistor is consisted of all organic-inorganic hybrid structure. Then, we expect that our film could be applied to high-performance flexible device.----못찾겠음......

  • PDF

이온젤 전해질 절연체 기반 고분자 비휘발성 메모리 트랜지스터 (Ion Gel Gate Dielectrics for Polymer Non-volatile Transistor Memories)

  • 조보은;강문성
    • 한국전기전자재료학회논문지
    • /
    • 제29권12호
    • /
    • pp.759-763
    • /
    • 2016
  • We demonstrate the utilization of ion gel gate dielectrics for operating non-volatile transistor memory devices based on polymer semiconductor thin films. The gating process in typical electrolyte-gated polymer transistors occurs upon the penetration and escape of ionic components into the active channel layer, which dopes and dedopes the polymer film, respectively. Therefore, by controlling doping and dedoping processes, electrical current signals through the polymer film can be memorized and erased over a period of time, which constitutes the transistor-type memory devices. It was found that increasing the thickness of polymer films can enhance the memory performance of device including (i) the current signal ratio between its memorized state and erased state and (ii) the retention time of the signal.

Low-Temperature Poly-Si TFT Charge Trap Flash Memory with Sputtered ONO and Schottky Junctions

  • An, Ho-Myoung;Kim, Jooyeon
    • Transactions on Electrical and Electronic Materials
    • /
    • 제16권4호
    • /
    • pp.187-189
    • /
    • 2015
  • A charge-trap flash (CTF) thin film transistor (TFT) memory is proposed at a low-temperature process (≤ 450℃). The memory cell consists of a sputtered oxide-nitride-oxide (ONO) gate dielectric and Schottky barrier (SB) source/drain (S/D) junctions using nickel silicide. These components enable the ultra-low-temperature process to be successfully achieved with the ONO gate stacks that have a substrate temperature of room temperature and S/D junctions that have an annealing temperature of 200℃. The silicidation process was optimized by measuring the electrical characteristics of the Ni-silicided Schottky diodes. As a result, the Ion/Ioff current ratio is about 1.4×105 and the subthreshold swing and field effect mobility are 0.42 V/dec and 14 cm2/V·s at a drain voltage of −1 V, respectively.

Design of line memory with low-temperature poly-silicon(LTPS) thin-film transistor (TFT) for system-on-glass (SoG)

  • Choi, Jin-Yong;Min, Kyung-Youl;Yoo, Chang-Sik
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권1호
    • /
    • pp.417-420
    • /
    • 2007
  • A 12k-bit SRAM has been developed for line memory of system-on-glass (SoG) with lowtemperature poly-silicon (LTPS) thin film transistor (TFT). For accurate sensing even with the large variation and mismatches in the characteristics of LTPS TFT, mismatch immune sense amplifier is developed. The SRAM shows 30ns read access time with 7V supply voltage while dissipating 4.05mW and 1.75mW for write and read operation, respectively

  • PDF

엘라스토머 기판 상에 제작한 유기 강유전체 메모리 소자의 전기적 특성 (Electrical Characteristics of Organic Ferroelectric Memory Devices Fabricated on Elastomeric Substrate)

  • 정순원;류봉조;구경완
    • 전기학회논문지
    • /
    • 제67권6호
    • /
    • pp.799-803
    • /
    • 2018
  • We demonstrated memory thin-film transistors (MTFTs) with organic ferroelectric polymer poly(vinylidene fluoride-co-trifluoroethylene) and an amorphous oxide semiconducting indium gallium zinc oxide channel on the elastomeric substrate. The dielectric constant for the P(VDF-TrFE) thin film prepared on the elastomeric substrate was calculated to be 10 at a high frequency of 1 MHz. The voltage-dependent capacitance variations showed typical butterfly-shaped hysteresis behaviors owing to the polarization reversal in the film. The carrier mobility and memory on/off ratio of the MTFTs showed $15cm^2V^{-1}s^{-1}$ and $10^6$, respectively. This result indicates that the P(VDF-TrFE) film prepared on the elastomeric substrate exhibits ferroelectric natures. The fabricated MTFTs exhibited sufficiently encouraging device characteristics even on the elastomeric substrate to realize mechanically stretchable nonvolatile memory devices.

Langmuir-Blodgett 법을 이용한 P(VDF-TrFE) 박막 트랜지스터 (P(VDF-TrFE) Thin Film Transistors using Langmuir-Blodgett Method)

  • 김광호
    • 반도체디스플레이기술학회지
    • /
    • 제19권2호
    • /
    • pp.72-76
    • /
    • 2020
  • The author demonstrated organic ferroelectric thin-film transistors with ferroelectric materials of P(VDF-TrFE) and an amorphous oxide semiconducting In-Ga-Zn-O channel on the silicon substrates. The organic ferroelectric layers were deposited on an oxide semiconductor layer by Langmuir-Blodgett method and then annealed at 128℃ for 30min. The carrier mobility and current on/off ratio of the memory transistors showed 9 ㎠V-1s-1 and 6 orders of magnitude, respectively. We can conclude from the obtained results that proposed memory transistors were quite suitable to realize flexible and werable electronic applications.

소프트 에러율에 대한 박막 트랜지스터형 정적 RAM의 신뢰성 (Reliability on Accelerated Soft Error Rate in Static RAM of Thin Film Transistor Type)

  • 김도우;왕진석
    • 한국전기전자재료학회논문지
    • /
    • 제19권6호
    • /
    • pp.507-511
    • /
    • 2006
  • We investigated accelerated soft error rate (ASER) in static random access memory (SRAM) cells of thin film transistor (TFT) type. The effects on ASER by cell density, buried nwell structure, operational voltage, and polysilicon-2 layer thickness were examined. The increase in the operational voltage, and the decrease in the density of SRAM cells, respectively, resulted in the decrease of ASER values. The SRAM chips with buried nwell showed lower ASER than those with normal well structure did. The ASER decreased as the test distance from alpha source to the sample increased from $7{\mu}m\;to\;15{\mu}m$. As the polysilicon-2 thickness increased up to $1000\;{\AA}$, the ASER decreased exponentially. In conclusion, the best condition for low soft error rate, which is essential to obtain highly reliable SRAM device, is to apply the buried nwell structure scheme and to fabricate thin film transistors with the thick polysilicon-2 layer

박막트랜지스터를 이용한 1T-DRAM에 관한 연구 (A study of 1T-DRAM on thin film transistor)

  • 김민수;정승민;조원주
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2010년도 하계학술대회 논문집
    • /
    • pp.345-345
    • /
    • 2010
  • 1T-DRAM cell with solid phase (SPC) crystallized poly-Si thin film transistor was fabricated and electrical characteristics were evaluated. The fabricated device showed kink effect by negative back bias. Kink current is due to the floating body effect and it can be used to memory operation. Current difference between "1" state and "0" state was defined and the memory properties can be improved by using gate induced drain leakage (GIDL) current.

  • PDF

공정압력 및 기판바이어스 인가유무에 따른 PMMA 플라즈마중합박막의 전기적 특성 (Electrical Characteristic of PMMA Thin Film by Plasma Polymerization Method with Process Pressure and RF Substrate Bias Power)

  • 이붕주
    • 한국전자통신학회논문지
    • /
    • 제6권5호
    • /
    • pp.697-702
    • /
    • 2011
  • 본 논문에서는 유기박막트랜지스터용 절연막에 활용코자 플라즈마중합방법을 이용하여 PMMA 절연막을 제작하였다. 기판의 바이어스인가 및 증착중 압력변화에 따른 전기적특성을 파악한 결과, 플라즈마중합법에 의한 MMA절연막의 증착조건 RF100[W], Ar20[sccm], 5[mtorr], RF bias 20[W] 에서 3.4의 유전율, 8.6[nm/min]의 높은 증착율 및 높은 절연특성을 얻을수 있다. 이처럼 얻어진 플라즈마 중합막은 유기트랜지스터 및 유기메모리의 절연막으로 충분히 활용가능함을 알 수 있다.

금속-절연층-실리콘 구조에서의 비정질 GeSe 기반 Resistive Random Access Memory의 동작 특성 (Operating Characteristics of Amorphous GeSe-based Resistive Random Access Memory at Metal-Insulator-Silicon Structure)

  • 남기현;김장한;정홍배
    • 한국전기전자재료학회논문지
    • /
    • 제29권7호
    • /
    • pp.400-403
    • /
    • 2016
  • The resistive memory switching characteristics of resistive random access memory (ReRAM) using the amorphous GeSe thin film have been demonstrated at Al/Ti/GeSe/$n^+$ poly Si structure. This ReRAM indicated bipolar resistive memory switching characteristics. The generation and the recombination of chalcogen cations and anions were suitable to explain the bipolar switching operation. Space charge limited current (SCLC) model and Poole-Frenkel emission is applied to explain the formation of conductive filament in the amorphous GeSe thin film. The results showed characteristics of stable switching and excellent reliability. Through the annealing condition of $400^{\circ}C$, the possibility of low temperature process was established. Very low operation current level (set current: ~ ${\mu}A$, reset current: ~ nA) was showed the possibility of low power consumption. Particularly, $n^+$ poly Si based GeSe ReRAM could be applied directly to thin film transistor (TFT).