• Title/Summary/Keyword: Low drop-out (LDO)

Search Result 29, Processing Time 0.025 seconds

Capless Low Drop Out Regulator With Fast Transient Response Using Current Sensing Circuit (전류 감지 회로를 이용한 빠른 과도응답특성을 갖는 capless LDO 레귤레이터)

  • Jung, Jun-Mo
    • Journal of IKEEE
    • /
    • v.23 no.2
    • /
    • pp.552-556
    • /
    • 2019
  • This paper present a capless low drop out regulator (LDO) that improves the load transient response characteristics by using a current regulator. A voltage regulator circuit is placed between the error amplifier and the pass transistor inside the LDO regulator to improve the current characteristics of the voltage line, The proposed fast transient LDO structure was designed by a 0.18 um process with cadence's virtuoso simulation. according to test results, the proposed circuit has a improved transient characteristics compare with conventional LDO. the simulation results show that the transient of rising increases from 1.954 us to 1.378 us and the transient of falling decreases from 19.48 us to 13.33 us compared with conventional capless LDO. this Result has improved response rate of about 29%, 28%.

A Low Drop Out Regulator with Improved Load Transient Characteristics and Push-Pull Pass Transistor Structure (Push-Pull 패스 트랜지스터 구조 및 향상된 Load Transient 특성을 갖는 LDO 레귤레이터)

  • Kwon, Sang-Wook;Song, Bo Bae;Koo, Yong-Seo
    • Journal of IKEEE
    • /
    • v.24 no.2
    • /
    • pp.598-603
    • /
    • 2020
  • In this paper present a Low Drop-Out(LDO) regulator that improves load transient characteristics due to the push-pull pass transistor structure is proposed. Improved load over the existing LDO regulator by improving the overshoot and undershoot entering the voltage line by adding the proposed push-pull circuit between the output stage of the error amplifier inside the LDO regulator and the gate stage of the pass transistor and the push-pull circuit at the output stage. It has a delta voltage value of transient characteristics. The proposed LDO structure was analyzed in Samsung 0.13um process using Cadence's Virtuoso, Spectre simulator.

High-Frequency PSR-Enhanced LDO regulator Using Direct Compensation Transistor (직접 보상 트랜지스터를 사용하는 고주파 PSR 개선 LDO 레귤레이터)

  • Yun, Yeong Ho;Kim, Daejeong;Mo, Hyunsun
    • Journal of IKEEE
    • /
    • v.23 no.2
    • /
    • pp.722-726
    • /
    • 2019
  • In this paper, we propose a low drop-out (LDO) regulator with improved power-supply rejection (PSR) characteristics in the high frequency region. In particular, an NMOS transistor with a high output resistance is added as a compensation circuit to offset the high frequency noise passing through the finite output resistance of the PMOS power switch. The elimination of power supply noise by the compensating transistor was explained analytically and presented as the direction for further improvement. The circuit was fabricated in a $0.35-{\mu}m$ standard CMOS process and Specter simulations were carried out to confirm the PSR improvement of 26 dB compared to the conventional LDO regulator at 10 MHz.

Low Drop Out Regulator with Ripple Cancelation Circuit (잡음 제거 회로를 이용한 LDO 레귤레이터)

  • Kim, Chae-Won;Kwon, Min-Ju;Jung, Jun-Mo
    • Journal of IKEEE
    • /
    • v.21 no.3
    • /
    • pp.264-267
    • /
    • 2017
  • In this paper, A low dropout (LDO) regulator that improves the power supply rejection ratio by using a noise canceling circuit is proposed. The noise rejection circuit between the error amplifier and the pass transistor is designed to reduce the influence of the pass transistor on the noise coming from the voltage source. The LDO regulator has the same regulation characteristics as the conventional LDO regulator. The proposed circuit uses 0.18um process and Cadence's Virtuoso and Specter simulator.

A Study on the Design of ESD Protection Circuit for Prevention of Destruction and Efficiency of LDO Regulator (LDO 레귤레이터의 파괴방지 및 효율성을 위한 ESD 보호회로 설계에 대한 연구)

  • Jeong-Min Lee;Sang-Wook Kwon;Seung-Hwan Baek;Yong-Seo Koo
    • Journal of IKEEE
    • /
    • v.27 no.3
    • /
    • pp.258-264
    • /
    • 2023
  • This paper proposes an LDO regulator with a built-in ESD (Electro Static Discharge) protection circuit to effectively operate and prevent destruction of the LDO (Low Drop Out) regulator according to the load current. The proposed LDO regulator can more effectively adjust the gate node voltage of the pass transistor according to the output voltage of the LDO regulator by using an additional feedback current circuit structure. In addition, it is expected to have high reliability for the ESD situation by embedding a new structure that increases the holding voltage by about 2V by reducing the current gain on the SCR loop by adding a P+ bridge to the existing ESD protection device.

Low Drop-Out (LDO) Voltage Regulator with Improved Power Supply Rejection

  • Jang, Ho-Joon;Roh, Yong-Seong;Moon, Young-Jin;Park, Jeong-Pyo;Yoo, Chang-Sik
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.12 no.3
    • /
    • pp.313-319
    • /
    • 2012
  • The power supply rejection (PSR) of low drop-out (LDO) voltage regulator is improved by employing an error amplifier (EA) which is configured so the power supply noise be cancelled at the output. The LDO regulator is implemented in a 0.13-${\mu}m$ standard CMOS technology. The external supply voltage level is 1.2-V and the output is 1.0-V while the load current can range from 0-mA to 50-mA. The power supply rejection is 46-dB, 49-dB, and 38-dB at DC, 2-MHz, and 10-MHz, respectively. The quiescent current consumption is 65-${\mu}A$.

Design of a Low Drop-out Regulator with a UVLO Protection Function (UVLO 보호기능이 추가된 LDO 레귤레이터 설계)

  • Park, Won Kyeong;Lee, Su Jin;Park, Yong Su;Song, Han Jung
    • Journal of the Institute of Electronics and Information Engineers
    • /
    • v.50 no.10
    • /
    • pp.239-244
    • /
    • 2013
  • This paper presents a design of the CMOS LDO regulator with a UVLO protection function for a high speed PMIC. Proposed LDO regulator circuit consists of a BGR reference circuit, an error amplifier and a power transistor and so on. UVLO block between the power transistor and the power supply is added for a low input protection function. Also, UVLO block showed normal operation with turn-off voltage of 2.7V and turn-on voltage of 4 V in condition of 5 V power supply. Proposed circuit generated fixed 3.3 V from a supply of 5V. From SPICE simulation results using a $1{\mu}m$ high voltage CMOS technology, simulation results were 5.88 mV/V line regulation and 27.5 uV/mA load regulation with load current 0 mA to 200 mA.

Multiple-Output Low Drop-Out Regulator With Constant Feedback Factor (고정 피드백 인자를 사용하는 다중출력 LDO 레귤레이터)

  • Mo, Hyunsun;Kim, Daejeong
    • Journal of IKEEE
    • /
    • v.22 no.2
    • /
    • pp.384-392
    • /
    • 2018
  • A multiple-output LDO regulator is a good choice in terms of the efficiency in embedded systems requiring various supply voltages. A small feedback factor in LDO incurs the long settling time, resulting in large ripples in the time-multiplexing strategy. A new proposed topology enhances the settling time, and hence the ripples by incorporating the constant feedback factor with different reference voltages. The simulation results of a prototype design in a standard $0.35{\mu}m$ CMOS process verify that the proposed strategy enhances the settling time and ripple characteristic by more than doubled than a conventional circuit using the feedback factor of less than 0.4.

Stability and PSR(Power-Supply Rejection) Models for Design Optimization of Capacitor-less LDO Regulators (회로 최적화를 위한 외부 커패시터가 없는 LDO 레귤레이터의 안정도와 PSR 성능 모델)

  • Joo, Soyeon;Kim, Jintae;Kim, SoYoung
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.26 no.1
    • /
    • pp.71-80
    • /
    • 2015
  • LDO(Low Drop-Out) regulators have become an essential building block in modern PMIC(Power Managment IC) to extend battery life of electronic devices. In this paper, we optimize capacitor-less LDO regulator via Geometric Programming(GP) designed using Dongbu HiTek $0.5{\mu}m$ BCDMOS process. GP-compatible models for stability and PSR of LDO regulators are derived based on monomial formulation of transistor characteristics. Average errors between simulation and the proposed model are 9.3 % and 13.1 %, for phase margin and PSR, respectively. Based on the proposed models, the capacitor-less LDO optimization can be performed by changing the PSR constraint of the design. The GP-compatible performance models developed in this work enables the design automation of capacitor-less LDO regulator for different design target specification.

Small area LDO Regulator with pass transistor using body-driven technique (패스 트랜지스터에 바디 구동 기술을 적용한 저면적 LDO 레귤레이터)

  • Park, Jun-Soo;Yoo, Dae-Yeol;Song, Bo-Bae;Jung, Jun-Mo;Koo, Yong-Seo
    • Journal of IKEEE
    • /
    • v.17 no.2
    • /
    • pp.214-220
    • /
    • 2013
  • Small area LDO (Low drop-out) regulator with pass transistor using body-driven technique is presented in this paper. The body-driven technique can decrease threshold voltage (Vth) and increase the current ID flowing from drain to source in current. The technique is applied to the pass transistor to reduce size of area and maintain the same performance as conventional LDO regulator. A pass transistor using the technique can reduce its size by 5.5 %. The proposed LDO regulator works under the input voltage of 2.7 V ~ 4.5 V and provides up to 150mA load current for an output voltage range of 1.2 V ~ 3.3 V.