• Title/Summary/Keyword: Hot carrier

Search Result 283, Processing Time 0.027 seconds

A Study on the Effect of Device Degradation Induced by Hot-Carrier to Analog Circuits (Hot-Carrier에 의한 소자 외쇠화가 아날로그 회로에 미치는 영향)

  • 류동렬;박종태;김봉렬
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.31A no.12
    • /
    • pp.91-99
    • /
    • 1994
  • We used CMOS current mirror and differenial amplifier to find out how the degradation of each devices in circuit affect total circuit performance. The devices in circuit wer degraded by hot-carrier generated during circuit operation and total circuit performance were changed according to the change of each device parameters. To examine the circuit performance phenomena of current mirror, we analyzed three diffent kinds of current mirrors and made correlation model between circuit performance and stressed device parameters, and compare hot-carrier immunity of these circuits. Also we analyzed how the performance of differential amplifier degraded from the initial value after hot-carrier stress incircuit operations.

  • PDF

MOSFET Characteristics and Hot-Carrier Reliability with Sidewall Spacer and Post Gate Oxidation (Sidewall Spacer와 Post Gate Oxidation에 따른 MOSFET 특성 및 Hot Carrier 신뢰성 연구)

  • 이상희;장성근;이선길;김선순;최준기;김용해;한대희;김형덕
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.243-246
    • /
    • 1999
  • We studied the MOSFET characteristics and the hot-carrier reliability with the sidewall spacer composition and the post gate oxidation thickness in 0.20${\mu}{\textrm}{m}$ gate length transistor. The MOSFET with NO(Nitride+Oxide) sidewall spacer exhibits the large degradation of hot-carrier lifetime because there is no buffering oxide against nitride stress. When the post gate oxidation is skipped, the hot-carrier lifetime is improved, but GIDL (Gate Induced Drain Leakage) current is also increased.

  • PDF

The performance degradation of CMOS differential amplifiers due to hot carrier effects (Hot carrier 현상에 의한 CMOS 차동 증폭기의 성능 저하)

  • 박현진;유종근;정운달;박종태
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.34D no.7
    • /
    • pp.23-29
    • /
    • 1997
  • The performance degradation of CMOS differential amplifiers due to hot carrier effect has been measured and analyzed. Two-state CMOS amplifiers whose input transistors are PMOSFETs were designed and fabriacted using the ISRC CMOS 1.5.mu.m process. It was observed after the amplifier was hot-carrier stressed that the small-signal voltage gain and the input offset voltage increased and the phase margin decreased. The performance variation results from the increase of the transconductances and gate capacitances of the PMOSFETs used as input transistors in the differential input stage and the output stage and also resulted from the decrease of their output conductances. After long-term stress, the amplifier became unstable. The reason might be that its phase margin was reduced due to hot carrier effect.

  • PDF

Reliability Evaluation of the WSW Device for Hot-carrier Immunity (핫-캐리어 내성을 갖는 WSW 소자의 신뢰성 평가)

  • 김현호;장인갑
    • Journal of the Korea Society of Computer and Information
    • /
    • v.9 no.1
    • /
    • pp.9-15
    • /
    • 2004
  • New WSW(Wrap Side Wall) is proposed to decrease junction electric field in this paper. WSW process is fabricated after first gate etch, followed NM1 ion implantation and deposition & etch nitride layer. New WSW structure has buffer layer to decrease electric field. Also we compared the hot carrier characteristics of WSW and conventional. Also, we design a test pattern including pulse generator, level shifter and frequency divider, so that we can evaluate AC hot carrier degradation on-chip. It came to light that the universality of the hot carrier degradation between DC and AC stress condition exists, which indicates that the device degradation comes from the same physical mechanism for both AC and DC stress. From this universality, AC lifetime under circuit operation condition can be estimated from DC hot carrier degradation characteristics.

  • PDF

Research for Hot Carrier Degradation in N-Type Bulk FinFETs

  • Park, Jinsu;Showdhury, Sanchari;Yoon, Geonju;Kim, Jaemin;Kwon, Keewon;Bae, Sangwoo;Kim, Jinseok;Yi, Junsin
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.33 no.3
    • /
    • pp.169-172
    • /
    • 2020
  • In this paper, the effect of hot carrier injection on an n-bulk fin field-effect transistor (FinFET) is analyzed. The hot carrier injection method is applied to determine the performance change after injection in two ways, channel hot electron (CHE) and drain avalanche hot carrier (DAHC), which have the greatest effect at room temperature. The optimum condition for CHE injection is VG=VD, and the optimal condition for DAHC injection can be indirectly confirmed by measuring the peak value of the substrate current. Deterioration by DAHC injection affects not only hot electrons formed by impact ionization, but also hot holes, which has a greater impact on reliability than CHE. Further, we test the amount of drain voltage that can be withstood, and extracted the lifetime of the device. Under CHE injection conditions, the drain voltage was able to maintain a lifetime of more than 10 years at a maximum of 1.25 V, while DAHC was able to achieve a lifetime exceeding 10 years at a 1.05-V drain voltage, which is 0.2 V lower than that of CHE injection conditions.

Electrical instabilities in p-channel polysilicon TFTs: role of hot carrier and self-heating effects

  • Fortunato, G.;Gaucci, P.;Mariucci, L.;Pecora, A.;Valletta, A.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08b
    • /
    • pp.1065-1070
    • /
    • 2007
  • The effects of hot carriers and self-heating on the electrical stability of p-channel TFTs have been analysed combining experimental data and numerical simulations. While hot carrier effects were shown not to induce appreciable degradation, self-heating related instability was found to more seriously affect the device characteristics. New models have been developed to explain the reported results.

  • PDF

Characteristics of AC Hot-carrier-induced Degradation in nMOS with NO-based Gate Dielectrics (NO기반 게이트절연막 NMOS의 AC Hot Carrier 특성)

  • Chang, Sung-Keun;Kim, Youn-Jang
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.17 no.6
    • /
    • pp.586-591
    • /
    • 2004
  • We studied the dependence of hot-tarrier-induced degradation characteristics on nitrogen concentration in NO(Nitrided-Oxide) gate of nMOS, under ac and dc stresses. The $\Delta$V$_{t}$ and $\Delta$G$_{m}$ dependence of nitrogen concentration were observed, We observed that device degradation was suppressed significantly when the nitrogen concentration in the gate was increased. Compared to $N_2$O oxynitride, NO oxynitride gate devices show a smaller sensitivity to ac stress frequency. Results suggest that the improved at-hot carrier immunity of the device with NO gate may be due to the significantly suppressed interface state generation and neutral trap generation during stress.ess.

A Study on Punchthrough and Hot-carrier Effects as LDD Process Parameters (LDD 공정 조건에 따른 편치쓰루 및 핫 캐리어 효과에 관한 연구)

  • An, Tae-Hyun;Kim, Nam-Hoon;Kim, Chang-Il;Seo, Yong-Jin;Chang, Eui-Goo
    • Proceedings of the KIEE Conference
    • /
    • 1998.07d
    • /
    • pp.1367-1369
    • /
    • 1998
  • To achieve the ULSI goals of higher density, greater performance and operation speed have been scaled down. However, the reduction of channel length cause undesirable problems such as drop of punchthrough voltage, hot-carrier degradation and high leakage current, etc.. It is shown that the device characteristics depend on process parameters. In this Paper, we catched hold of trends of hot-carrier effects and punchthrough voltages due to variation of some process parameters such as LDD doses(P), spacer lengths, channel doses($BF_2$) and $V_T$ adjusting channel implantation energies using design trend curve (DTC). As the LDD and channel doses increased, hot-carrier phenomena became more severe, and punchthrough voltage was decreased. It were represented that punchthrough and hot carrier effects were critically depend on LDD and channel doses.

  • PDF

Hot carrier effects on the performance degradation of sense amplifiers in DRAM (Hot carrier 현상에 의한 DRAM 감지증폭기의 성능저하)

  • 윤병오;장성준;유종근;정운달;박종태
    • Proceedings of the IEEK Conference
    • /
    • 1998.06a
    • /
    • pp.433-436
    • /
    • 1998
  • Hot carrier induceed the performance degradation of sense amplifier circuit in DRAM has been measured and analyzed using 0.8.mu.m CMOS process. Simulation and experimental results show that the degradation of the MOS devices affects the decrease of the half-Vcc, voltage gain and the increase of the sensing voltage gain and the increase of the sensing voltage. The dominant degradation mechanism is the capacitance imblance in the bit-line pair. We carried out the spice simulation to investigate the degradation of the sense amplifier circuit.

  • PDF

A study on the degradation by the hot carrier trapping of the submicron MOSFET with long stress condition (장시간 스트레스 조건에서 submicron MOSFET의 열전자 트래핑에 의한 노화현상에 대한 연구)

  • 홍순석
    • Electrical & Electronic Materials
    • /
    • v.8 no.3
    • /
    • pp.357-361
    • /
    • 1995
  • An experiment on characteristics of nMOSFET's in the long stress condition with the maximum of the substrate current has been carried out in order to study on the degradation due to the hot-carrier effect. Based on the measured result of the threshold voltage, the damage is mostly due to the hole injection into the oxide. After long stress, it was shown that the drain current increased at low gate voltages and hence decreased at high gate voltages.

  • PDF