• Title/Summary/Keyword: High Multilayer PCB

Search Result 11, Processing Time 0.027 seconds

A Study on the EMC Characteristics of Bare PCB for Reliability of High-Multilayer PCB (고다층 보드 신뢰성 확보를 위한 베어보드 EMC 특성 연구)

  • Jin Sung Park;Kihyun Kim;Kyoung Min Kim;Sung Yong Kim
    • Journal of the Semiconductor & Display Technology
    • /
    • v.22 no.1
    • /
    • pp.94-98
    • /
    • 2023
  • In the case of high-speed data transmission on high multilayer boards, signal coherence is a problem, especially due to the via hole, and a solution to improve return loss or insertion loss by applying a back drill to the via hole is being proposed. In this paper, Near-Field Electromagnetic measurements were made on a high multilayer board to determine how the presence or absence of back drill affects signal consistency. For this purpose, we used a signal generator, spectrum analyzer, and EMC scanner on a test board to determine if it is possible to distinguish between areas with and without back drill in the via holes of the stubs on the board. Also, we analyzed the measured value of S11, S21 and EMC etc. for how much it improves the signal attenuation of the stub with back drill. Through this, we knew that less electromagnetic waves are generated the stub via with back drill. At future research, we will analyze how much it improves the signal loss and electromagnetic waves due to the depth of back drill.

  • PDF

Multilayer Power Delivery Network Design for Reduction of EMI and SSN in High-Speed Microprocessor System

  • Park, Seong-Geun;Kim, Ji-Seong;Yook, Jong-Gwan;Park, Han-Kyu
    • Journal of electromagnetic engineering and science
    • /
    • v.2 no.2
    • /
    • pp.68-74
    • /
    • 2002
  • In this paper, a pre-layout design approach for high-speed microprocessor is proposed. For multilayer PCB stark up configuration as well as selection and placement of decoupling capacitors, an effective solution for reducing SSN and EMI is obtained by modeling and simulation of complete power distribution system. The system model includes VRM, decoupling capacitors, multiple power and ground planes for core voltage, vias, as well as microprocessor. Finally, the simulation results are verified by measurements data.

An optimal structure of impedance control in high density layout in a high multilayer PCB (박판화된 고다층기판에서 고밀도 배선의 임피던스 제어 최적 구조)

  • 이명호;전용일;전병윤;박권철;강석열
    • Journal of the Korean Institute of Telematics and Electronics S
    • /
    • v.34S no.11
    • /
    • pp.34-42
    • /
    • 1997
  • In this paper, we show an optimal structure of impedance control in high density layouts ina high multilayers PCB. The impedance control in a high multilayers FR-4 PCB is very portant isue because a dielectric layer's thickness is very thin. Especially, odd mode impedance control is more difficult than characteristic impedance control in high multilayers PCB. So, we show an optimal structure of odd mode impedance control in that dielectric thickness is about 0.1mm with limited state and discuss multilayers PCB's for swich circuti pack and backplane in developing algorith scale ATM witching system in next time.

  • PDF

Charge Formation in PCB Insulations (PCB 절연체에서 전하 형성)

  • Lee, Joo-Hong;Choi, Yong-Sung;Hwang, Jong-Sun;Lee, Kyung-Sup
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2008.11a
    • /
    • pp.264-265
    • /
    • 2008
  • While the reliability of bulk insulation has become important particularly in multilayer boards and embedded boards, electronics are to be used under various environments such as at high temperature and in high humidity. We observed internal space charge behavior for two types of epoxy composites under dc electric fields to investigate the influence of water at high temperature. In the case of glass/epoxy specimen, homocharge is observed at water-treated specimen, and spatial oscillations become clearer in the water-treated specimens. Electric field in the vicinity of the electrodes shows the injection of homocharge. In aramid/epoxy specimens, heterocharge is observed at water-treated specimens, i.e. negative charge accumulates near the anode, while positive charge accumulates near the cathode. Electric field is enhanced just before each electrode. In order to further examine the mechanism of space charge formation, we have developed a new system that allows in situ space charge observation during ion migration tests at high temperature and high humidity. Using this in situ system.

  • PDF

Analysis of crosstalk of dual-offset stripline in a FR-4 high multilayer PCB (박판화된 다층기판에서 dual-offset stripline 구조의 누화 해석)

  • 이명호;전용일;전병윤;박권철;강석열
    • Journal of the Korean Institute of Telematics and Electronics S
    • /
    • v.35S no.4
    • /
    • pp.20-29
    • /
    • 1998
  • In this paper, we find the values of near-end crosstalk coefficients in dual-offset stripline of a FR-4 multilayer PCB by an analytic method and a HSPICE simulation method, define calculation errors inananlytic method and the application range, simulate near-end crosstalk coefficients of the FCT(Fast CMOS TTL) in complicated dual-offset stripline by HSPICE and analyze near-end crosstalk and far-end crosstalk coefficients in dual-offset stripline. So, we analyze coupling structure of the near-end crosstalk and far-end crosstalk in the complicated dual-offset striplines that are 1[pF] capacitors termainated, and define a coupling formula of near-end crosstalk and far-end crosstalk coefficients dual-offset striplines.

  • PDF

Implementation of Multi-layer PCB Design Simulator for Controlled Impedance (제어된 임피던스용 다층 PCB 설계 시뮬레이터 구현)

  • Yoon, Dal-Hwan;Cho, Myun-Gyun;Lin, Chi-Ho
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.48 no.12
    • /
    • pp.73-81
    • /
    • 2011
  • As high speed digital systems continue to use components with faster edge rate and clock speeds, transmission of the digital information, it can bring about many troubles. The increasing requirement for controlled impedance PCBs becomes both a critical success factor and a design challenge to implement a system. Especially, the noise sources in high frequency digital systems include the noise in power supply, ground and packaging, and they destroy the fidelity of signals. Therefore PCB design with impendence matching is needed to improve fidelity of signal in H/W. In this paper, we have developed an impedance control and analysis tool for multi-layer PCB design, and simulates the tracks controlled impedance with the test coupon. So, it can save the design time and support the economical PCB design.

Multilayer thin Film technology as an Enabling technology for System-in-Package (SIP) and "Above-IC" Processing

  • Beyne, Eric
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2003.09a
    • /
    • pp.93-100
    • /
    • 2003
  • The continuing scaling trend in microelectronic circuit technology has a significant impact on the different IC interconnection and packaging technologies. These latter technologies have not kept pace with the IC scaling trends, resulting in a so-called“interconnect technology gap”. Multilayer thin film technology is proposed as a“bridge”- technology between the very high density IC technology and the coarse standard PCB technology. It is also a key enabling technology for the realisation of true“System-in-a-Package”(SIP) solutions, combining multiple“System-on-a-Chip”(SOC) IC's with other components and also integrating passive components in its layers. A further step is to use this technology to realise new functionalities on top of active wafers. These additional“above-IC”processed layers may e.g. be used for low loss, high speed on chip interconnects, clock distribution circuits, efficient power/ground distribution and to realize high Q inductors on chip.

  • PDF

Wideband Low-Reflection Transmission Lines for Bare Chip on Multilayer PCB

  • Ramzan, Rashad;Fritzin, Jonas;Dabrowski, Jerzy;Svensson, Christer
    • ETRI Journal
    • /
    • v.33 no.3
    • /
    • pp.335-343
    • /
    • 2011
  • The pad pitch of modern radio frequency integrated circuits is in the order of few tens of micrometers. Connecting a large number of high-speed I/Os to the outside world with good signal fidelity at low cost is an extremely challenging task. To cope with this requirement, we need reflection-free transmission lines from an on-chip pad to on-board SMA connectors. Such a transmission line is very hard to design due to the difference in on-chip and on-board feature size and the requirement for extremely large bandwidth. In this paper, we propose the use of narrow tracks close to chip and wide tracks away from the chip. This narrow-to-wide transition in width results in impedance discontinuity. A step change in substrate thickness is utilized to cancel the effect of the width discontinuity, thus achieving a reflection-free microstrip. To verify the concept, several microstrips were designed on multilayer FR4 PCB without any additional manufacturing steps. The TDR measurements reveal that the impedance variation is less than 3 ${\Omega}$ for a 50 ${\Omega}$ microstrip and S11 better than -9 dB for the frequency range 1 GHz to 6 GHz when the width changes from 165 ${\mu}m$ to 940 ${\mu}m$, and substrate thickness changes from 100 ${\mu}m$ to 500 ${\mu}m$.

Partial EBG Structure with DeCap for Ultra-wideband Suppression of Simultaneous Switching Noise in a High-Speed System

  • Kwon, Jong-Hwa;Kwak, Sang-Il;Sim, Dong-Uk;Yook, Jong-Gwan
    • ETRI Journal
    • /
    • v.32 no.2
    • /
    • pp.265-272
    • /
    • 2010
  • To supply a power distribution network with stable power in a high-speed mixed mode system, simultaneous switching noise caused at the multilayer PCB and package structures needs to be sufficiently suppressed. The uni-planar compact electromagnetic bandgap (UC-EBG) structure is well known as a promising solution to suppress the power noise and isolate noise-sensitive analog/RF circuits from a noisy digital circuit. However, a typical UC-EBG structure has several severe problems, such as a limitation in the stop band's lower cutoff frequency and signal quality degradation. To make up for the defects of a conventional EBG structure, a partially located EBG structure with decoupling capacitors is proposed in this paper as a means of both suppressing the power noise propagation and minimizing the effects of the perforated reference plane on the signal quality. The proposed structure is validated and investigated through simulation and measurement in both frequency and time domains.

Efficiency improvement of a DC/DC converter using LTCC substrate

  • Jung, Dong Yun;Jang, Hyun Gyu;Kim, Minki;Park, Junbo;Jun, Chi-Hoon;Park, Jong Moon;Ko, Sang Choon
    • ETRI Journal
    • /
    • v.41 no.6
    • /
    • pp.811-819
    • /
    • 2019
  • We propose a substrate with high thermal conductivity, manufactured by the low-temperature co-fired ceramic (LTCC) multilayer circuit process technology, as a new DC/DC converter platform for power electronics applications. We compare the reliability and power conversion efficiency of a converter using the LTCC substrate with the one using a conventional printed circuit board (PCB) substrate, to demonstrate the superior characteristics of the LTCC substrates. The power conversion efficiencies of the LTCC- and PCB-based synchronous buck converters are 95.5% and 94.5%, respectively, while those of nonsynchronous buck converters are 92.5% and 91.3%, respectively, at an output power of 100 W. To verify the reliability of the LTCC-based converter, two types of tests were conducted. Storage temperature tests were conducted at -20 ℃ and 85 ℃ for 100 h each. The variation in efficiency after the tests was less than 0.3%. A working temperature test was conducted for 60 min, and the temperature of the converter was saturated at 58.2 ℃ without a decrease in efficiency. These results demonstrate the applicability of LTCC as a substrate for power conversion systems.