• 제목/요약/키워드: Gate Overlap

검색결과 32건 처리시간 0.027초

비정질 InGaZnO 박막트랜지스터에서 Gate overlap 길이와 소자신뢰도 관계 연구 (Study of relation between gate overlap length and device reliability in amorphous InGaZnO thin film transistors)

  • 문영선;김건영;정진용;김대현;박종태
    • 한국정보통신학회:학술대회논문집
    • /
    • 한국정보통신학회 2014년도 추계학술대회
    • /
    • pp.769-772
    • /
    • 2014
  • 비정질 InGaZnO 박막트랜지스터의 Gate Overlap 길이에 따른 NBS(Negative Bias Stress) 및 hot carrier 스트레스 후 시간별 문턱전압의 변화에 의한 소자신뢰도를 분석하였다. 측정에 사용된 소자는 비정질 InGaZnO TFT이며 채널 폭 $W=104{\mu}m$, 게이트 길이 $L=10{\mu}m$이며 Gate Overlap 길이는 $0,1,2,3{\mu}m$를 사용하였다. 소자 신뢰도는 전류-전압을 측정하여 분석하였다. 측정 결과, hot carrier 스트레스 후 Gate Overlap 길이가 증가할수록 문턱전압의 변화가 증가하였다. 또한, NBS 후에는 Gate Overlap 길이가 증가할수록 문턱전압의 변화가 감소하였고 장시간 스트레스 후에 hump가 발생하였다.

  • PDF

Concept of Effective Gate-Source Overlap Length in Invertedstaggered TFT Structures

  • Jung, Keum-Dong;Kim, Yoo-Chul;Kim, Byeong-Ju;Park, Byung-Gook;Shin, Hyung-Cheol;Lee, Jong-Duk
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권2호
    • /
    • pp.1270-1272
    • /
    • 2007
  • Analytic equations are derived from physical quantities in the gate-source overlap region and the concept of effective gate-source overlap length is proposed. The effective overlap length can be affected by gate voltage, insulator thickness and semiconductor thickness, and the overlap length should be larger than the length to obtain maximum driving current.

  • PDF

게이트와 드리프트 영역 오버랩 길이에 따른 LDMOST 전력 소자의 전기적 특성 (Electrical Characteristics of LOMOST under Various Overlap Lengths between Gate and Drift Region)

  • 하종봉;나기열;조경록;김영석
    • 한국전기전자재료학회논문지
    • /
    • 제18권7호
    • /
    • pp.667-674
    • /
    • 2005
  • In this paper the gate overlap length of the LDMOST is optimized for obtaining longer device lifetime. The LDMOSI device with drift region is fabricated using the $0.25\;{\mu}m$ CMOS Process. The gate overlap lengths on drift region are $0.1\;{\mu}m,\;0.4\;{\mu}m\;0.8\;{\mu}m\;and\;1.1\;{\mu}m$, respectively. The breakdown voltages, on-resistances and hot-carrier degradations of the fabricated LDMOST devices are characterized. The LDMOST device with gate overlap length of $0.4\;{\mu}m$ showed the longest on-resistance lifetime, 0.02 years and breakdown voltage of 22 V and on-resistance of $23\;m\Omega{\cdot}mm^2$.

Gate Overlap에 따른 나노선 CMOS Inverter 특성 연구 (Characteristics of Nanowire CMOS Inverter with Gate Overlap)

  • 유제욱;김윤중;임두혁;김상식
    • 전기학회논문지
    • /
    • 제66권10호
    • /
    • pp.1494-1498
    • /
    • 2017
  • In this study, we investigate the influence of an overlap between the gate and source/drain regions of silicon nanowire (SiNW) CMOS (complementary metal-oxide-semiconductor) inverter on bendable plastic substrates and describe their electrical characteristics. The combination of n-channel silicon nanowire field-effect transistor (n-SiNWFET) and p-channel silicon nanowire field-effect transistor (p-SiNWFET) operates as an inverter logic gate. The gains with a drain voltage ($V_{dd}$) of 1 V are 3.07 and 1.21 for overlapped device and non-overlapped device, respectively. The superior electrical characteristics of each of the SiNW transistors including steep subthreshold slopes and the high $I_{on}/I_{off}$ ratios are major factors that enable the excellent operation of the logic gate.

드레인 전압 종속 게이트-벌크 MOSFET 캐패시턴스 추출 데이터를 사용한 측면 채널 도핑 분포 측정 (Lateral Channel Doping Profile Measurements Using Extraction Data of Drain Voltage-Dependent Gate-Bulk MOSFET Capacitance)

  • 최민권;김주영;이성현
    • 대한전자공학회논문지SD
    • /
    • 제48권10호
    • /
    • pp.62-66
    • /
    • 2011
  • 본 연구에서는 측정된 S-파라미터를 사용하여 드레인-소스 전압 Vds에 무관한 게이트-소스 overlap 캐패시턴스를 추출하고, 이를 바탕으로 deep-submicron MOSFET의 Vds 종속 게이트-벌크 캐패시턴스 곡선을 추출하는 RF 방법이 새롭게 개발 되었다. 추출된 캐패시턴스 값들을 사용한 등가회로 모델과 측정된 데이터가 잘 일치하는 것을 관찰함으로써 추출방법의 정확도가 검증되었다. 추출된 데이터로부터 overlap과 depletion 길이의 Vds 종속 곡선이 얻어졌으며, 이를 통해 drain 영역의 채널 도핑 분포를 실험적으로 측정하였다.

Analog CMOS Performance Degradation due to Edge Direct Tunneling (EDT) Current in sub-l00nm Technology

  • Navakanta Bhat;Thakur, Chandrabhan-Singh
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제3권3호
    • /
    • pp.139-144
    • /
    • 2003
  • We report the results of extensive mixed mode simulations and theoretical analysis to quantify the contribution of the edge direct tunneling (EDT) current on the total gate leakage current of 80nm NMOSFET with SiO2 gate dielectric. It is shown that EDT has a profound impact on basic analog circuit building blocks such as sample-hold (S/H) circuit and the current mirror circuit. A transistor design methodology with zero gate-source/drain overlap is proposed to mitigate the EDT effect. This results in lower voltage droop in S/H application and better current matching in current mirror application. It is demonstrated that decreasing the overlap length also improves the basic analog circuit performance metrics of the transistor. The transistor with zero gate-source/drain overlap, results in better transconductance, input resistance, output resistance, intrinsic gain and unity gain transition frequency.

Linearity Optimization of DG MOSFETs for RF Applications

  • Kim, Dong-Hwee;Shin, Hyung-Cheol
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2005년도 추계종합학술대회
    • /
    • pp.897-900
    • /
    • 2005
  • RF linearity of double-gate MOSFETs is investigated using accurate two-dimensional simulations. The linearity has been analyzed using the Talyor series. Transconductance is dominant nonlinear source of CMOS. It is shown that DGMOSFET linearity can be improved by a careful optimization of channel thickness, gate oxide thickness, gate length, overlap length and channel doping concentration. The minimum $P_{IP3}$ data are compared in each case. It is shown that DG-MOSFET linearity can be improved by a careful optimization of channel thickness, gate oxide thickness, gate length, overlap length and channel doping concentration..

  • PDF

화장품 용기의 유동 특성 및 사출금형 제작에 관한 연구 (A Study on manufacturing of Injection Mold and Delivery System Characteristics of Cosmic case)

  • 최재훈
    • 한국산학기술학회논문지
    • /
    • 제14권12호
    • /
    • pp.6047-6052
    • /
    • 2013
  • 화장품제조업은 동일한 제품을 대량으로 생산하고 소비되는 구조로 금형을 통한 생산은 필연적이다. 화장품을 담는 용기는 소비자의 구매의사에도 영향을 주는 요소이며 완제품가격에서 차지하는 부분이 크기 때문에 경제성, 심미성과 기능성을 충족시키는 금형이 필요하다. 화장품 용기 중에 사각형태의 용기는 미성형 불량이 다른 형태의 제품보다 자주 발생하는 특징을 가진다. 기존에 사각형 형태의 화장품용기 제작공정은 2단 금형에 사이드게이트 구조로 금형을 제작하는데 이는 후가공과 게이트 흔적이 남는 단점이 있다. 본 연구에서 제안한 오버랩게이트는 후가공이 거의 없고 음각으로 게이트가 절단되는 특징이 있으며, 사이드게이트와 비교하여 Moldflow를 이용한 유동시스템을 시뮬레이션 하였다. 오버랩게이트가 유동성, 고화, 밀도, 에어트랩 등에서 유동성 향상과 불량률을 낮출 수 있는 결과를 확인하였으며, 해석결과를 기반으로 금형을 제작을 하고 사출성형 하였다. 본 연구를 통해 미성형 불량을 줄이고 심미성, 기능성 등의 특성을 가지는 화장품용기 제품의 대량생산 가능성을 검증하였다

비정질 실리코 박막 트랜지스터의 직렬 저항에 관한 분석 (Analysis for Series Resistance of Amorphous Silicon Thin Film Transistor)

  • Kim, Youn-Sang;Lee, Seong-Kyu;Han, Min-Koo
    • 대한전기학회논문지
    • /
    • 제43권6호
    • /
    • pp.951-957
    • /
    • 1994
  • We present a new model for the series resistance of inverted-staggered amorphous silicon (a-Si) thin film transistors (TFT's) by employing the current spreading under the source and the drain contacts as well as the space charge limited current model. The calculated results based on our model have been in good agreements with the measured data over a wide range of applied voltage, gate-to-source and gate-to-drain overlap length, channel length, and operating temperature. Our model shows that the contribution of the series resistances to the current-voltage (I-V) characteristics of the a-Si TFT in the linear regime is more significant at low drain and high gate voltages, for short channel and small overlap length, and at low operating temperature, which have been verified successfully by the experimental measurements.

유연매체 분리기구의 유한요소해석과 실험 (The Finite Element Analysis and Experiment of Flexible Media Separation Mechanism)

  • 윤여훈;백윤길;윤준현
    • 한국소음진동공학회:학술대회논문집
    • /
    • 한국소음진동공학회 2005년도 춘계학술대회논문집
    • /
    • pp.322-325
    • /
    • 2005
  • The separation mechanism is installed to separate a note one by one from the stacked notes and the overlap type, one of separation mechanism, has been used a lot in financial equipments like ATM. This paper has compared and estimated analysis results using finite element method with experimental results over various parameters such as conditions of note, overlap value, roller shapes, which affect the friction force (resistance) exerting on notes between rollers. Consequently, the effect of various parameters on the performance of overlap type separation mechanism can be known and optimal shape and overlap value can be obtained.

  • PDF