• Title/Summary/Keyword: Gate Overlap

Search Result 32, Processing Time 0.032 seconds

Study of relation between gate overlap length and device reliability in amorphous InGaZnO thin film transistors (비정질 InGaZnO 박막트랜지스터에서 Gate overlap 길이와 소자신뢰도 관계 연구)

  • Moon, Young-Seon;Kim, Gun-Young;Jeong, Jin-Yong;Kim, Dae-Hyun;Park, Jong-Tae
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2014.10a
    • /
    • pp.769-772
    • /
    • 2014
  • The device reliability in amorphous InGaZnO under NBS(Negative Bias Stress) and hot carrier stress with different gate overlap has been characterized. Amorphous InGaZnO thin film transistor has been measured. and is channel $width=104{\mu}m$, $length=10{\mu}m$ with gate overlap $length=0,1,2,3{\mu}m$. The device reliability has been analyzed by I-V characteristics. From the experiment results, threshold voltage variation has been increased with increasing of the gate overlap length after hot carrier stress. Also, threshold voltage variation has been decreased and Hump Effect has been observed later with increasing of the gate overlap length after NBS.

  • PDF

Concept of Effective Gate-Source Overlap Length in Invertedstaggered TFT Structures

  • Jung, Keum-Dong;Kim, Yoo-Chul;Kim, Byeong-Ju;Park, Byung-Gook;Shin, Hyung-Cheol;Lee, Jong-Duk
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2007.08b
    • /
    • pp.1270-1272
    • /
    • 2007
  • Analytic equations are derived from physical quantities in the gate-source overlap region and the concept of effective gate-source overlap length is proposed. The effective overlap length can be affected by gate voltage, insulator thickness and semiconductor thickness, and the overlap length should be larger than the length to obtain maximum driving current.

  • PDF

Electrical Characteristics of LOMOST under Various Overlap Lengths between Gate and Drift Region (게이트와 드리프트 영역 오버랩 길이에 따른 LDMOST 전력 소자의 전기적 특성)

  • Ha, Jong-Bong;Na, Kee-Yeol;Cho, Kyoung-Rok;Kim, Yeong-Seuk
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.18 no.7
    • /
    • pp.667-674
    • /
    • 2005
  • In this paper the gate overlap length of the LDMOST is optimized for obtaining longer device lifetime. The LDMOSI device with drift region is fabricated using the $0.25\;{\mu}m$ CMOS Process. The gate overlap lengths on drift region are $0.1\;{\mu}m,\;0.4\;{\mu}m\;0.8\;{\mu}m\;and\;1.1\;{\mu}m$, respectively. The breakdown voltages, on-resistances and hot-carrier degradations of the fabricated LDMOST devices are characterized. The LDMOST device with gate overlap length of $0.4\;{\mu}m$ showed the longest on-resistance lifetime, 0.02 years and breakdown voltage of 22 V and on-resistance of $23\;m\Omega{\cdot}mm^2$.

Characteristics of Nanowire CMOS Inverter with Gate Overlap (Gate Overlap에 따른 나노선 CMOS Inverter 특성 연구)

  • Yoo, Jeuk;Kim, Yoonjoong;Lim, Doohyeok;Kim, Sangsig
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.66 no.10
    • /
    • pp.1494-1498
    • /
    • 2017
  • In this study, we investigate the influence of an overlap between the gate and source/drain regions of silicon nanowire (SiNW) CMOS (complementary metal-oxide-semiconductor) inverter on bendable plastic substrates and describe their electrical characteristics. The combination of n-channel silicon nanowire field-effect transistor (n-SiNWFET) and p-channel silicon nanowire field-effect transistor (p-SiNWFET) operates as an inverter logic gate. The gains with a drain voltage ($V_{dd}$) of 1 V are 3.07 and 1.21 for overlapped device and non-overlapped device, respectively. The superior electrical characteristics of each of the SiNW transistors including steep subthreshold slopes and the high $I_{on}/I_{off}$ ratios are major factors that enable the excellent operation of the logic gate.

Lateral Channel Doping Profile Measurements Using Extraction Data of Drain Voltage-Dependent Gate-Bulk MOSFET Capacitance (드레인 전압 종속 게이트-벌크 MOSFET 캐패시턴스 추출 데이터를 사용한 측면 채널 도핑 분포 측정)

  • Choi, Min-Kwon;Kim, Ju-Young;Lee, Seong-Hearn
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.48 no.10
    • /
    • pp.62-66
    • /
    • 2011
  • In this study, a new RF method to extract the drain-source voltage Vds-dependent gate-bulk capacitance of deep-submicron MOSFETs is developed by determining Vds-independent gate-source overlap capacitance using measured S-parameters. The accuracy of extraction method is verified by observing good agreements between the measured and modeled S-parameters. The lateral channel doping profile in the drain region is experimentally measured using a Vds-dependent curve of the overlap and depletion length obtained from the extracted data.

Analog CMOS Performance Degradation due to Edge Direct Tunneling (EDT) Current in sub-l00nm Technology

  • Navakanta Bhat;Thakur, Chandrabhan-Singh
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.3 no.3
    • /
    • pp.139-144
    • /
    • 2003
  • We report the results of extensive mixed mode simulations and theoretical analysis to quantify the contribution of the edge direct tunneling (EDT) current on the total gate leakage current of 80nm NMOSFET with SiO2 gate dielectric. It is shown that EDT has a profound impact on basic analog circuit building blocks such as sample-hold (S/H) circuit and the current mirror circuit. A transistor design methodology with zero gate-source/drain overlap is proposed to mitigate the EDT effect. This results in lower voltage droop in S/H application and better current matching in current mirror application. It is demonstrated that decreasing the overlap length also improves the basic analog circuit performance metrics of the transistor. The transistor with zero gate-source/drain overlap, results in better transconductance, input resistance, output resistance, intrinsic gain and unity gain transition frequency.

Linearity Optimization of DG MOSFETs for RF Applications

  • Kim, Dong-Hwee;Shin, Hyung-Cheol
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.897-900
    • /
    • 2005
  • RF linearity of double-gate MOSFETs is investigated using accurate two-dimensional simulations. The linearity has been analyzed using the Talyor series. Transconductance is dominant nonlinear source of CMOS. It is shown that DGMOSFET linearity can be improved by a careful optimization of channel thickness, gate oxide thickness, gate length, overlap length and channel doping concentration. The minimum $P_{IP3}$ data are compared in each case. It is shown that DG-MOSFET linearity can be improved by a careful optimization of channel thickness, gate oxide thickness, gate length, overlap length and channel doping concentration..

  • PDF

A Study on manufacturing of Injection Mold and Delivery System Characteristics of Cosmic case (화장품 용기의 유동 특성 및 사출금형 제작에 관한 연구)

  • Choi, Jae-Hoon
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.14 no.12
    • /
    • pp.6047-6052
    • /
    • 2013
  • A cosmetic manufacturing process requires a mold that is inevitable for mass production. Cosmetic containers are one of major factors affecting the customer's purchase decision. In addition, the manufacturing cost in cosmetic container comprises a large portion of the entire product cost. Therefore, a mold satisfying the economical feasibility, aesthetics and functionality is necessary. Among the cosmetic containers, square shape containers have a tendency of having a short shot defect product. The square shaped cosmetic containers are mostly produced as a side gate shape on the two-plate molds. On the other hand, there are two disadvantages, such as gate trace and post processing requirement. The overlap-gateproposed in this study has the characteristics of intaglio gate cutting and no need for post processing. The delivery system of the overlap gate was simulated and compared with the side gate via Moldflow. The improvement in flow, frozen rate, density, and Air trap was confirmed. Based on the simulation results, the mold and performed injection molding was fabricated. In this study, the possibility of the mass production of high aesthetic and functionality cosmetic containers was verified.

Analysis for Series Resistance of Amorphous Silicon Thin Film Transistor (비정질 실리코 박막 트랜지스터의 직렬 저항에 관한 분석)

  • Kim, Youn-Sang;Lee, Seong-Kyu;Han, Min-Koo
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.43 no.6
    • /
    • pp.951-957
    • /
    • 1994
  • We present a new model for the series resistance of inverted-staggered amorphous silicon (a-Si) thin film transistors (TFT's) by employing the current spreading under the source and the drain contacts as well as the space charge limited current model. The calculated results based on our model have been in good agreements with the measured data over a wide range of applied voltage, gate-to-source and gate-to-drain overlap length, channel length, and operating temperature. Our model shows that the contribution of the series resistances to the current-voltage (I-V) characteristics of the a-Si TFT in the linear regime is more significant at low drain and high gate voltages, for short channel and small overlap length, and at low operating temperature, which have been verified successfully by the experimental measurements.

The Finite Element Analysis and Experiment of Flexible Media Separation Mechanism (유연매체 분리기구의 유한요소해석과 실험)

  • Yoon, You-Hoon;Baek, Yoon-Kil;Yoon, Joon-Hyun
    • Proceedings of the Korean Society for Noise and Vibration Engineering Conference
    • /
    • 2005.05a
    • /
    • pp.322-325
    • /
    • 2005
  • The separation mechanism is installed to separate a note one by one from the stacked notes and the overlap type, one of separation mechanism, has been used a lot in financial equipments like ATM. This paper has compared and estimated analysis results using finite element method with experimental results over various parameters such as conditions of note, overlap value, roller shapes, which affect the friction force (resistance) exerting on notes between rollers. Consequently, the effect of various parameters on the performance of overlap type separation mechanism can be known and optimal shape and overlap value can be obtained.

  • PDF