• Title/Summary/Keyword: GATE

Search Result 6,343, Processing Time 0.03 seconds

Mo-tip Field Emitter Array having Modified Gate Insulator Geometry (변형된 게이트 절연막 구조를 갖는 몰리브덴 팁 전계 방출 소자)

  • Ju, Byeong-Kwon;Kim, Hoon;Lee, Nam-Yang
    • The Transactions of the Korean Institute of Electrical Engineers C
    • /
    • v.49 no.1
    • /
    • pp.59-63
    • /
    • 2000
  • For the Mo-tip field emitter array, the method by which the geometrical structure of the gate insulator wall could be modified in order to improve field emission properties(turn-on voltage and gate leakage current). The device having a gate insulator of complex shape, which means the combined geometrical structure with round shape made by wet etching and vertical shape made by dry etching processes, was fabricated and the field emission properties of the three kinds of devices were compared. As a result, the electric field applied to tip apex could be increased and gate leakage current could be decreased by employing the gate insulator having geometrical wall structure of mixed shape. Finally, the obtained empirical results were analyzed by simulation of electric field distribution at/near the tip apex and gate insulator using SNU-FEAT simulator.

  • PDF

Impact of gate protection silicon nitride film on the sub-quarter micron transistor performances in dynamic random access memory devices

  • Choy, J.-H.
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.14 no.2
    • /
    • pp.47-49
    • /
    • 2004
  • Gate protection $SiN_x$ as an alternative to a conventional re-oxidation process in Dynamic Random Access Memory devices is investigated. This process can not only protect the gate electrode tungsten against oxidation, but also save the thermal budget due to the re-oxidation. The protection $SiN_x$ process is applied to the poly-Si gate, and its device performance is measured and compared with the re-oxidation processed poly-Si gate. The results on the gate dielectric integrity show that etch damage-curing capability of protection $SiN_x$ is comparable to the re-oxidation process. In addition, the hot carrier immunity of the $SiN_x$ deposited gate is superior to that of re-oxidation processed gate.

Analysis of Electrical Characteristics of Shield Gate Power MOSFET for Low on Resistance (차폐형 게이트 구조를 갖는 전력 MOSFET의 전기적 특성 분석에 관한 연구)

  • Kang, Ey-Goo
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.30 no.2
    • /
    • pp.63-66
    • /
    • 2017
  • This research was about shielded trench gate power MOSFET for low voltage and high speed. We used T-CAD tool and carried out process and device simulation for exracting design and process parameters. The exracted parameters was used to design shieled and conventional trench gate power MOSFET. And The electrical characteristics of shieled and conventional trench gate power MOSFET were compared and analyzed for their power device applications. As a result of analyzing electrical characteristics, the recorded breakdown voltages of both devices were around 120 V. The electric distributions of shielded and conventional trench gate power MOSFET was different. But due to the low voltage level, the breakdown voltage was almost same. And the other hand, the threshold voltage characteristics of shielded trench gate power MOSFET was superior to convention trench gate power MOSFET. In terms of on resistance characteristics, we obtained optimal oxied thickness of $3{\mu}m$.

Characteristics of CNT Field Effect Transistor (탄소나노튜브 트랜지스터 특성 연구)

  • Park, Yong-Wook;Na, Sang-Yeob
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.5 no.1
    • /
    • pp.88-92
    • /
    • 2010
  • Bottom gate and top gate field-effect transistor based carbon nanotube(CNT) were fabricated by CMOS process. Carbon nanotube directly grown by thermal chemical vapor deposition(CVD) using Ethylene ($C_2H_4$) gas at $700^{\circ}C$. The growth properties of CNTs on the device were analyzed by SEM and AFM. The electrical transport characteristics of CNT FET were investigated by I-V measurement. Transport through the nanotubes is dominated by holes at room temperature. By varying the gate voltage, bottom gate and top gate field-effect transistor successfully modulated the conductance of FET device.

A Study on the Stability of Intake gate in a Dam (취수문비의 안정성에 관한 연구)

  • Kwack, Young-Kyun;Ko, Sung-Ho;Kang, Min-Koo
    • The KSFM Journal of Fluid Machinery
    • /
    • v.11 no.1
    • /
    • pp.46-51
    • /
    • 2008
  • A stability analysis has been made for a newly designed gate of intake tower of reservoir. The analysis is composed of finding the natural frequency of the gate and the frequency induced by water flowing over and through the gate. ANSYS is employed to calculate the natural frequency of the gate and SC/Tetra is utilized for calculating flow field around the gate, which in turn gives the frequency of pressure force fluctuation on the gate. In addition to the safety analysis, the present study presents how the gate selectively intakes a muddy water layer located in the middle depth of reservoir.

A Study on Partially-Depleted SOI MOSFET with Multi-gate (다중 게이트을 이용한 부분 공핍형 SOI MOSFET 특성에 관한 연구)

  • Shin, K.S.;Park, Y.K.;Lee, S.J.;Kim, C.J.
    • Proceedings of the KIEE Conference
    • /
    • 1997.07d
    • /
    • pp.1286-1288
    • /
    • 1997
  • In this study, partially-depleted SOI MOSFET with multi-gate was fabricated on p-type SIMOX(Seperation by Implanted Oxygen). As increase the number of its gate, increase the breakdown voltage. But kink effect was not affected by the number of its gate. However, it is known that the asymmetric gate structure reduce kink effect. So if asymmetric multi-gate applied to partially-depleted SOI MOSFET, it is expected that the breakdown voltage of SOI MOSET with asymmetric multi-gate is higher than that of SOI MOSFET with single gate and that kink effect is reduced by SOI MOSFET with asymmetric multi-gate.

  • PDF

Characteristics analysis of Sub-50nm Double Gate MOSFET (Sub-50nm Double Gate MOSFET의 특성 분석)

  • 김근호;고석웅;이종인;정학기
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2002.11a
    • /
    • pp.486-489
    • /
    • 2002
  • In this paper, we have investigated characteristics of sub-50nm double gate MOSFET. From I-V characteristics, we obtained =510$\mu$A/${\mu}{\textrm}{m}$ at VMG=VDS=1.5V and VSG=3.0V. Then, the transconductance is 111$\mu$A/V, subthreshold slope is 86mV/dec and DIBL (Drain Induced Barrier Lowering) is 51.3mV. Also, we have presented that TCAD simulator is suitable for device simulation.

  • PDF

Degradation of Gate Induced Drain Leakage(GIDL) Current of p-MOSFET along to Analysis Condition (분석 조건에 따른 p-MOSFET의 게이트에 유기된 드레인 누설전류의 열화)

  • 배지철;이용재
    • Electrical & Electronic Materials
    • /
    • v.10 no.1
    • /
    • pp.26-32
    • /
    • 1997
  • The gate induced drain leakage(GIDL) current under the stress of worse case in -MOSFET's with ultrathin gate oxides has been measured and characterized. The GIDL current was shown that P-MOSFET's of the thicker gate oxide is smaller than that of the thinner gate oxide. It was the results that the this cur-rent is decreased with the increamental stress time at the same devices.It is analyzed that the formation components of GIDL current are both energy band to band tunneling at high gate-drain voltage and energy band to defect tunneling at low drain-gate voltage. The degradations of GIDL current was analyzed the mechanism of major role in the hot carriers trapping in gate oxide by on-state stress.

  • PDF

A study on the pinch-off characteristics for Double Cate MOSFET in nuo structure (나노 구조 Double Gate MOSFET의 핀치오프특성에 관한 연구)

  • 고석웅;정학기
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.6 no.7
    • /
    • pp.1074-1078
    • /
    • 2002
  • In this paper, we designed double gate(DG) MOSFET structure which has main gate(MG) and two side gates(SG). We have simulated using TCAD simulator U .WOSFET have the main gate length of %m and the side gate length of 70nm. Then, u'e have investigated the pinch-off characteristics, drain voltage is changed from 0V to 1.5V at VMG=1.5V and VSG=3.0V. In spite of the LMG is very small, we have obtained a very good pinch-off characteristics. Therefore, we know that the DG structure is very useful at nano scale.

Analysis of Effective Gate resistance characteristics in Nano-scale MOSFET for RFIC (RFIC를 위한 Nano-scale MOSFET의 Effective gate resistance 특성 분석)

  • 윤형선;임수;안정호;이희덕
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.11
    • /
    • pp.1-6
    • /
    • 2004
  • Effective gate resistance, extracted by direct extraction method, is analyzed among various gate length, in nanoscale MOSFET for RFIC. Extracted effective gate resistance is compared to measured data and verified with simplified model. Extracted parameters are accurate to 10GHz. In the same process technology effect has a different kind of gate voltage dependency and frequency dependency compared with general effective gate resistance. Particularly, the characteristic of effective gate resistance before and after threshold voltage is noticeable. When gate voltage is about threshold voltage, effective gate resistance is abnormally high. This characteristic will be an important reference for RF MOSFET modeling using direct extraction method.