• Title/Summary/Keyword: Drain current

Search Result 690, Processing Time 0.022 seconds

Simulation Study on the Breakdown Enhancement for InAlAs/InGaAs/GaAs MHEMTs with an InP-Etchstop Layer (InP 식각정지층을 갖는 InAlAs/InGaAs/GaAs MHEMT 소자의 항복 전압 개선에 관한 연구)

  • Son, Myung Sik
    • Journal of the Semiconductor & Display Technology
    • /
    • v.12 no.3
    • /
    • pp.23-27
    • /
    • 2013
  • This paper is for enhancing the breakdown voltage of MHEMTs with an InP-etchstop layer. Gate-recess structures has been simulated and analyzed for the breakdown of the devices with the InP-etchstop layer. The fully removed recess structure in the drain side of MHEMT shows that the breakdown voltage enhances from 2V to almost 4V and that the saturation current at gate voltage of 0V is reduced from 90mA to 60mA at drain voltage of 2V. This is because the electron-captured negatively fixed charges at the drain-side interface between the InAlAs barrier layer and the $Si_3N_4$ passivation layer deplete the InGaAs channel layer more and thus decreases the electron current passing the channel layer. In the paper, the fully-recessed asymmetric gate-recess structure at the drain side shows the on-breakdown voltage enhancement from 2V to 4V in the MHEMTs.

Reliability Characteristics of RF Power Amplifier with MOSFET Degradation (MOSFET의 특성변화에 따른RF 전력증폭기의 신뢰성 특성 분석)

  • Choi, Jin-Ho
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.1
    • /
    • pp.83-88
    • /
    • 2007
  • The reliability characteristics of class-E RF power amplifier are studied, based on the degradation of MOSFET electrical characteristics. The class-E power amplifier operates as a switch mode operation to achieve high efficiency. This operation leads to high voltage stress when MOSFET switch is turned-off. The increase in threshold voltage and decrease in nobility caused by high voltage stress leads to a drop in the drain current. In the class-E power amplifier the effects caused by the degradation of MOSFET drain current is a drop of the power efficiency and output power. But the small inductor in the class-E load network allows the reliability to be improved. After $10^{7}\;sec$. the drain current decreases 46.3% and the PAE(Power Added Efficiency) decreases from 58% to 36% when the load inductor is 1mH. But when the load inductor is 1nH the drain current decreases 8.89% and the PAE decreases from 59% to 55%.

A Scalable Bias-dependent P-HEMT Noise Model with Single Drain Current Noise Source (드레인 전류 잡음원만을 고려한 스케일링이 가능한 바이어스 의존 P-HEMT 잡음모델)

  • 윤경식
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.24 no.10A
    • /
    • pp.1579-1587
    • /
    • 1999
  • Bias-dependent noise models of $0.2\mu\textrm{m}$ gate length P-HEMT's which are scalable with gate width are proposed. To predict S-parameters of the P-HEMT's the intrinsic parameters except for $\tau$ subtracted the offsets introduced in this paper are normalized to the gate width and then scaled. The small-signal model parameters are expressed as fitting functions of the drain current to $\textrm{I}_{dss}$ ratio and gate width. In addition, to estimate accurately noise parameters the noise temperature $\textrm{T}_{g}$ of the intrinsic resistance, the equivalent noise conductance $\textrm{G}_{ni}$ of the gate current noise source, and the equivalent noise conductance $\textrm{G}_{no}$ of the drain current noise source are adopted as the noise model parameters. The extracted values of $\textrm{T}_{g}$ are nearly independent of drain current and gate width and their average is around the ambient temperature. The extracted values of $\textrm{G}_{ni}$ are small enough to be neglected to the circuit characteristics. From the comparison of the noise model with only $\textrm{G}_{no}$ and that having $\textrm{T}_{g}$, $\textrm{G}_{ni}$ and $\textrm{G}_{no}$ to the measured data it is fund that even the former model is in good agreement with the measured noise parameters. Thus, from a practical point of view the noise model having only the drain current noise source is confirmed as a scalable bias-dependent model.

  • PDF

An Analysis about Inundation and Carrying Capacity of Drain Pipes in Urban Area (도시유역의 우수관거 통수능 및 침수특성 분석)

  • Lee, Jung-Ho;Jo, Duk-Jun;Kim, Joong-Hoon;Kim, Eung-Seok
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.8 no.1
    • /
    • pp.110-115
    • /
    • 2007
  • The localized rainfall happens frequently in urban areas recently and then, he drain pipes of urban areas do not drain well when the localized rainfalls happen. Specially, the inundation by the backwater on the lowland should be solved certainly in urban planning and sewer rehabilitation. In this study, it was examined whether the carrying capacities of the drain pipe are satisfied about a current design standard of the rainfall considering the outflows of the urban areas by the rainfall analysis. Also, the backwater in the drain pipe and the inundation on the lowland were analyzed considering the water level of the discharged river and the propriety of the design standard was examined by the analysis about the rainfall frequency. Also, the results offered the basic data to decide whether the detention reservoir should be established and the scale of the pump station.

  • PDF

Optimization for Higher Sensitive Measurements of FET-type Sensors (FET센서 감도 향상 측정을 위한 최적화)

  • Sohn, Young-Soo
    • Applied Chemistry for Engineering
    • /
    • v.26 no.1
    • /
    • pp.116-119
    • /
    • 2015
  • Field-effect transistor (FET)-based ion or biosensors have been intensively studied so far. Among many measurement methods, the variation of the drain current can be induced when ions or biomolecules are interacted with sensing membranes located on the gate insulator of FET. One of typical FET-type sensors is an ion-sensitive field-effect transistor (ISFET) utilized in this study. In ISFET, the voltage is usually applied to the reference electrode instead of the gate voltage. Firstly, the voltage applied to the reference electrode versus the drain current was observed, and the steepest slope in this graph was found. Using this point, the optimized condition was established for the larger variation of the drain current in the saturated region in response to the variation of the input in the dynamic range.

A Study on the Current-Voltage Characteristics of a Short-Channel GaAs MESFET Using a New Linearly Graded Depletion Edge Approximation (선형 공핍층 근사를 사용한 단채널 GaAs MESFET의 전류 전압 특성 연구)

  • 박정욱;김재인;서정하
    • Journal of the Institute of Electronics Engineers of Korea TE
    • /
    • v.37 no.2
    • /
    • pp.6-11
    • /
    • 2000
  • In this paper, suggesting a new linearly -graded depletion edge approximation, the current-voltage characteristics of an n-type short-channel GaAs MESFET device has been analyzed by solving the two dimensional Poisson's equation in the depletion region. In this model, the expressions for the threshold voltage, the source and the drain ohmic resistance, and the drain current were derived. As a result, typical Early effect of a short channel device was shown and the ohmic voltage drop by source and drain contact resistances could be explained. Furthermore our model could analyze both the short-channel device and the long-channel device in a unified manner.

  • PDF

Self-Aligned Offset Poly-Si TFT using Photoresist reflow process (Photoresist reflow 공정을 이용한 자기정합 오프셋 poly-Si TFT)

  • Yoo, Juhn-Suk;Park, Cheol-Min;Min, Byung-Hyuk;Han, Min-Koo
    • Proceedings of the KIEE Conference
    • /
    • 1996.07c
    • /
    • pp.1582-1584
    • /
    • 1996
  • The polycrystalline silicon thin film transistors (poly-Si TFT) are the most promising candidate for active matrix liquid crystal displays (AMLCD) for their high mobilities and current driving capabilities. The leakage current of the poly-Si TFT is much higher than that of the amorphous-Si TFT, thus larger storage capacitance is required which reduces the aperture ratio fur the pixel. The offset gated poly-Si TFTs have been widely investigated in order to reduce the leakage current. The conventional method for fabricating an offset device may require additional mask and photolithography process step, which is inapplicable for self-aligned source/drain ion implantation and rather cost inefficient. Due to mis-alignment, offset devices show asymmetric transfer characteristics as the source and drain are switched. We have proposed and fabricated a new offset poly-Si TFT by applying photoresist reflow process. The new method does not require an additional mask step and self-aligned ion implantation is applied, thus precise offset length can be defined and source/drain symmetric transfer characteristics are achieved.

  • PDF

Electric Characteristics and Modeling of Asymmetric n-MOSFETs for Improving Packing Density (집적도 향상을 위한 비대칭 n-MOSFET의 전기적 특성 및 모델링)

  • Gong, Dong-Uk;Lee, Jae-Seong;Nam, Gi-Hong;Lee, Yong-Hyeon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.38 no.7
    • /
    • pp.464-472
    • /
    • 2001
  • Asymmetric n-MOSFET's for improving packing density have been fabricated with 0.35 ${\mu}{\textrm}{m}$ CMOS process. Electrical characteristics of asymmetric n-MOSFET show a lower saturation drain current and a higher linear resistance compared to those of symmetric devices. Substrate current of asymmetric MOSFET is lower than that of symmetric devices. Asymmetric n-MOSFET's have been modeled using a parasitic resistance associated with abnormally structured drain or source and a conventional n-MOSFET model. MEDICI simulation has been done for accuracy of this modeling. Simulated values of reverse as we11 as forward saturation drain current show good agreement with measured values for asymmetric device.

  • PDF

Photoresponsive Characteristics of N-channel Pseudomorphic HEMT and MESFET Under Optical Stimulation for Possible Applications to Millimeter-Wave Photonics

  • 김동명;김희종;이정일;이유종
    • Electrical & Electronic Materials
    • /
    • v.12 no.8
    • /
    • pp.39-45
    • /
    • 1999
  • Comparative photoresponsive current-volt-age characteristics of n-channel PHEMT and MESFET on GaAs substrate. with (W/L)=200${\mu}{\textrm}{m}$/1${\mu}{\textrm}{m}$ of gates, are reported as a function of electro-optical stimulation (P\ulcorner, λ=830nm) for the first time as far as we know. Significantly different photoresponses are observed in MESFET and PHEMT, mainly due to different optoelectronic mechanisms in the formation and current conduction of channel carriers. Under high optical power, high photoresponsity with a strong non-linearity with P\ulcorner, predominantly due to a parallel conduction via a heavily doped Al\ulcornerGa\ulcornerAs donor layer, was observed in PHEMT while the optically induced drain current has been very small but monotonically increasing with optical stimulation in GaAs MESFET. We also investigated differences in optically stimulated gate leakage currents and photonic gate responses on gate voltage and drain voltage as a function of P\ulcorner. Based on the drain and gate responses to electro-optical stimulation. PHEMTs are expected to be a better candidate for high performance photonically responsive microwave device compared with MESFETs.

  • PDF

Improvements of Extended Drain NMOS (EDNMOS) Device for Electrostatic Discharge (ESD) Protection of High Voltage Operating LDI Chip (고전압용 LDI 칩의 정전기 보호를 위한 EDNMOS 소자의 특성 개선)

  • Yang, Jun-Won;Seo, Yong-Jin
    • Journal of Satellite, Information and Communications
    • /
    • v.7 no.2
    • /
    • pp.18-24
    • /
    • 2012
  • High current behaviors of the extended drain n-type metal-oxide-semiconductor field effects transistor (EDNMOSFET) for electrostatic discharge (ESD) protection of high voltage operating LDI (LCD Driver IC) chip are analyzed. Both the transmission line pulse (TLP) data and the thermal incorporated 2-dimensional simulation analysis demonstrate a characteristic double snapback phenomenon after triggering of biploar junction transistor (BJT) operation. Also, background doping concentration (BDC) is proven to be a critical factor to affect the high current behavior of the EDNMOS devices. The EDNMOS device with low BDC suffers from strong snapback in the high current region, which results in poor ESD protection performance and high latchup risk. However, the strong snapback can be avoided in the EDNMOS device with high BDC. This implies that both the good ESD protection performance and the latchup immunity can be realized in terms of the EDNMOS by properly controlling its BDC.