• 제목/요약/키워드: DRIE(Deep Reactive Ion Etching)

검색결과 43건 처리시간 0.063초

블크 마이크로 머신용 미세구조물의 제작 (Fabrication of 3-dimensional microstructures for bulk micromachining)

  • 최성규;남효덕;정연식;류지구;정귀상
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2001년도 하계학술대회 논문집
    • /
    • pp.741-744
    • /
    • 2001
  • This paper described on the fabrication of microstructures by DRIE(Deep Reactive Ion Etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760 mm Hg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing(1000$^{\circ}C$, 60 min.), the SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as a accurate thickness control and a good flatness.

  • PDF

The Fabrication of SOB SOI Structures with Buried Cavity for Bulk Micro Machining Applications

  • Kim, Jae-Min;Lee, Jong-Chun;Chung, Gwiy-Sang
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2002년도 하계학술대회 논문집 Vol.3 No.2
    • /
    • pp.739-742
    • /
    • 2002
  • This paper described on the fabrication of microstructures by DRIE(deep reactive ion etching). SOI(Si-on-insulator) electric devices with buried cavities are fabricated by SDB technology and electrochemical etch-stop. The cavity was fabricated the upper handling wafer by Si anisotropic etch technique. SDB process was performed to seal the fabricated cavity under vacuum condition at -760 mmHg. In the SDB process, captured air and moisture inside of the cavities were removed by making channels towards outside. After annealing($1000^{\circ}C$, 60 min.), The SDB SOI structure was thinned by electrochemical etch-stop. Finally, it was fabricated microstructures by DRIE as well as an accurate thickness control and a good flatness.

  • PDF

Optimization of Etching Profile in Deep-Reactive-Ion Etching for MEMS Processes of Sensors

  • Yang, Chung Mo;Kim, Hee Yeoun;Park, Jae Hong
    • 센서학회지
    • /
    • 제24권1호
    • /
    • pp.10-14
    • /
    • 2015
  • This paper reports the results of a study on the optimization of the etching profile, which is an important factor in deep-reactive-ion etching (DRIE), i.e., dry etching. Dry etching is the key processing step necessary for the development of the Internet of Things (IoT) and various microelectromechanical sensors (MEMS). Large-area etching (open area > 20%) under a high-frequency (HF) condition with nonoptimized processing parameters results in damage to the etched sidewall. Therefore, in this study, optimization was performed under a low-frequency (LF) condition. The HF method, which is typically used for through-silicon via (TSV) technology, applies a high etch rate and cannot be easily adapted to processes sensitive to sidewall damage. The optimal etching profile was determined by controlling various parameters for the DRIE of a large Si wafer area (open area > 20%). The optimal processing condition was derived after establishing the correlations of etch rate, uniformity, and sidewall damage on a 6-in Si wafer to the parameters of coil power, run pressure, platen power for passivation etching, and $SF_6$ gas flow rate. The processing-parameter-dependent results of the experiments performed for optimization of the etching profile in terms of etch rate, uniformity, and sidewall damage in the case of large Si area etching can be summarized as follows. When LF is applied, the platen power, coil power, and $SF_6$ should be low, whereas the run pressure has little effect on the etching performance. Under the optimal LF condition of 380 Hz, the platen power, coil power, and $SF_6$ were set at 115W, 3500W, and 700 sccm, respectively. In addition, the aforementioned standard recipe was applied as follows: run pressure of 4 Pa, $C_4F_8$ content of 400 sccm, and a gas exchange interval of $SF_6/C_4F_8=2s/3s$.

DRIE 공정 변수에 따른 TSV 형성에 미치는 영향 (Effect of Process Parameters on TSV Formation Using Deep Reactive Ion Etching)

  • 김광석;이영철;안지혁;송준엽;유중돈;정승부
    • 대한금속재료학회지
    • /
    • 제48권11호
    • /
    • pp.1028-1034
    • /
    • 2010
  • In the development of 3D package, through silicon via (TSV) formation technology by using deep reactive ion etching (DRIE) is one of the key processes. We performed the Bosch process, which consists of sequentially alternating the etch and passivation steps using $SF_6$ with $O_2$ and $C_4F_8$ plasma, respectively. We investigated the effect of changing variables on vias: the gas flow time, the ratio of $O_2$ gas, source and bias power, and process time. Each parameter plays a critical role in obtaining a specified via profile. Analysis of via profiles shows that the gas flow time is the most critical process parameter. A high source power accelerated more etchant species fluorine ions toward the silicon wafer and improved their directionality. With $O_2$ gas addition, there is an optimized condition to form the desired vertical interconnection. Overall, the etching rate decreased when the process time was longer.

Fabrication of Microwire Arrays for Enhanced Light Trapping Efficiency Using Deep Reactive Ion Etching

  • 황인찬;서관용
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2014년도 제46회 동계 정기학술대회 초록집
    • /
    • pp.454-454
    • /
    • 2014
  • Silicon microwire array is one of the promising platforms as a means for developing highly efficient solar cells thanks to the enhanced light trapping efficiency. Among the various fabrication methods of microstructures, deep reactive ion etching (DRIE) process has been extensively used in fabrication of high aspect ratio microwire arrays. In this presentation, we show precisely controlled Si microwire arrays by tuning the DRIE process conditions. A periodic microdisk arrays were patterned on 4-inch Si wafer (p-type, $1{\sim}10{\Omega}cm$) using photolithography. After developing the pattern, 150-nm-thick Al was deposited and lifted-off to leave Al microdisk arrays on the starting Si wafer. Periodic Al microdisk arrays (diameter of $2{\mu}m$ and periodic distance of $2{\mu}m$) were used as an etch mask. A DRIE process (Tegal 200) is used for anisotropic deep silicon etching at room temperature. During the process, $SF_6$ and $C_4F_8$ gases were used for the etching and surface passivation, respectively. The length and shape of microwire arrays were controlled by etching time and $SF_6/C_4F_8$ ratio. By adjusting $SF_6/C_4F_8$ gas ratio, the shape of Si microwire can be controlled, resulting in the formation of tapered or vertical microwires. After DRIE process, the residual polymer and etching damage on the surface of the microwires were removed using piranha solution ($H_2SO_4:H_2O_2=4:1$) followed by thermal oxidation ($900^{\circ}C$, 40 min). The oxide layer formed through the thermal oxidation was etched by diluted hydrofluoric acid (1 wt% HF). The surface morphology of a Si microwire arrays was characterized by field-emission scanning electron microscopy (FE-SEM, Hitachi S-4800). Optical reflection measurements were performed over 300~1100 nm wavelengths using a UV-Vis/NIR spectrophotometer (Cary 5000, Agilent) in which a 60 mm integrating sphere (Labsphere) is equipped to account for total light (diffuse and specular) reflected from the samples. The total reflection by the microwire arrays sample was reduced from 20 % to 10 % of the incident light over the visible region when the length of the microwire was increased from $10{\mu}m$ to $30{\mu}m$.

  • PDF

마이크로 정량펌프의 유동해석과 작동성능 평가 (The Flow Analysis and Evaluation of the Peristaltic Micropump)

  • 박대섭;최종필;김병희;장인배;김헌영
    • 한국정밀공학회지
    • /
    • 제21권2호
    • /
    • pp.195-202
    • /
    • 2004
  • This paper presents the fabrication and evaluation of mechanical behavior for a peristaltic micropump by flow simulation. The valve-less micropump using the diffuser/nozzle is consists of the lower plate, the middle plate, the upper plate and the tube that connects inlet and outlet of the pump. The lower plate includes the channel and the chamber, and the plain middle plate are made of glass and actuated by the piezoelectric translator. Channels and a chamber on the lower plate are fabricated on high processability silicon wafer by the DRIE(Deep Reactive Ion Etching) process. The upper plate does the roll of a pump cover and has inlet/outlet/electric holes. Three plates are laminated by the aligner and bonded by the anodic bonding process. Flow simulation is performed using error-reduced finite volume method (FVM). As results of the flow simulation and experiments, the single chamber pump has severe flow problems, such as a backflow and large fluctuation of a flow rate. It is proved that the double-chamber micropump proposed in this paper can reduce the drawback of the single-chamber one.

The Pumping Characteristics of the Valveless Peristaltic Micropump by the Variation of Design Parameters

  • Chang, In-Bae;Park, Dae-Seob;Kim, Byeng-Hee;Kim, Heon-Young
    • KSTLE International Journal
    • /
    • 제3권2호
    • /
    • pp.101-109
    • /
    • 2002
  • This paper presents the fabrication and performance inspection of a peristaltic micropump by flow simulation. The valve-less micropump using the diffuser/nozzle is consists of base plate, mid plate, top plate and connection tubes fur inlet and outlet. In detail, the base plate is composed of two diffuser nozzles and three chambers, the mid plate consists of a glass diaphragm for the volumetric change of the pumping chamber. The inlet and outlet tubes are connected at the top plate and the actuator fur pressing the diaphragm is located beneath the top plate. The micropump is fabricated on the silicon wafer by DRIE (Deep Reactive ion Etching) process. The pumping performances are tested by the pneumatic test rig and compared with the simulated results fur various dimensions of diffuser nozzles. The pumping characteristics of the micropump by the volumetric change at the pumping chamber is modeled and simulated by the commercial software of FLOW-3D. The simulated results shows that reverse flow is the inherent phenomena in the diffuser nozzle type micropump, but it can be reduced at the dual pumping chamber model.

MEMS-based 마이크로 터보기계의 개발 (Development of MEMS-based Micro Turbomachinery)

  • 박건중;민홍석;전병선;송성진;주영창;민경덕;유승문
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2001년도 춘계학술대회논문집E
    • /
    • pp.169-174
    • /
    • 2001
  • This paper reports on the development of high aspect ratio structure and 3-D integrated process for MEMS-based micro gas turbines. To manufacture high aspect ratio structures, Deep Reactive Ion Etching (DRIE) process have been developed and optimized. Specially, in this study, structures with aspect ratios greater than 10 were fabricated. Also, wafer direct bonding and Infra-Red (IR) camera bonding inspection systems have been developed. Moreover, using glass/silicon wafer direct bonding, we optimized the 3-D integrated process.

  • PDF

초소수성 표면 개질에 미치는 마이크로 나노 복합구조의 영향 (The Effect of Micro Nano Multi-Scale Structures on the Surface Wettability)

  • 이상민;정임덕;고종수
    • 대한기계학회논문집A
    • /
    • 제32권5호
    • /
    • pp.424-429
    • /
    • 2008
  • Surface wettability in terms of the size of the micro nano structures has been examined. To evaluate the influence of the nano structures on the contact angles, we fabricated two different kinds of structures: squarepillar-type microstructure with nano-protrusions and without nano-protrusions. Microstructure and nanostructure arrays were fabricated by deep reactive ion etching (DRIE) and reactive ion etching (RIE) processes, respectively. And plasma polymerized fluorocarbon (PPFC) was finally deposited onto the fabricated structures. Average value of the measured contact angles from microstructures with nanoprotrusions was $6.37^{\circ}$ higher than that from microstructures without nano-protrusions. This result indicates that the nano-protrusions give a crucial effect to increase the contact angle.

결함없는 구리 충진을 위한 경사벽을 갖는 Via 홀 형성 연구 (Fbrication of tapered Via hole on Si wafer for non-defect Cu filling)

  • 김인락;이영곤;이왕구;정재필
    • 한국표면공학회:학술대회논문집
    • /
    • 한국표면공학회 2009년도 춘계학술대회 논문집
    • /
    • pp.239-241
    • /
    • 2009
  • DRIE(Deep Ion Reactive Etching) 공정은 실리콘 웨이퍼를 식각하는 기술로서 Si wafer 비아 홀 제조에 주로 사용되고 있다. 즉, DRIE 공정은 식각 및 보호층 증착을 반복함으로써 직진성 식각을 가능하게 하는 공정이다. 또한, 3차원 적층 실장에서 Si wafer 비아 홀에 결함없이 효과적으로 구리 충진을 하기 위해서는 직각형 via보다 경사벽을 가진 via가 형상적으로 유리하다. 본 연구에서는 3차원 적층을 위한 Si wafer 비아 홀의 결함 없는 효과적인 구리 충진을 위해, DRIE 공정을 이용하여 기존의 경사벽을 가지는 via 흘 형성 공정보다 더욱 효과적인 공정을 개발하였다.

  • PDF